LLVM 23.0.0git
AMDGPUBaseInfo.cpp
Go to the documentation of this file.
1//===- AMDGPUBaseInfo.cpp - AMDGPU Base encoding information --------------===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8
9#include "AMDGPUBaseInfo.h"
10#include "AMDGPU.h"
11#include "AMDGPUAsmUtils.h"
12#include "AMDKernelCodeT.h"
17#include "llvm/IR/Attributes.h"
18#include "llvm/IR/Constants.h"
19#include "llvm/IR/Function.h"
20#include "llvm/IR/GlobalValue.h"
21#include "llvm/IR/IntrinsicsAMDGPU.h"
22#include "llvm/IR/IntrinsicsR600.h"
23#include "llvm/IR/LLVMContext.h"
24#include "llvm/IR/Metadata.h"
25#include "llvm/MC/MCInstrInfo.h"
30#include <optional>
31
32#define GET_INSTRINFO_NAMED_OPS
33#define GET_INSTRMAP_INFO
34#include "AMDGPUGenInstrInfo.inc"
35
37 "amdhsa-code-object-version", llvm::cl::Hidden,
39 llvm::cl::desc("Set default AMDHSA Code Object Version (module flag "
40 "or asm directive still take priority if present)"));
41
42namespace {
43
44/// \returns Bit mask for given bit \p Shift and bit \p Width.
45unsigned getBitMask(unsigned Shift, unsigned Width) {
46 return ((1 << Width) - 1) << Shift;
47}
48
49/// Packs \p Src into \p Dst for given bit \p Shift and bit \p Width.
50///
51/// \returns Packed \p Dst.
52unsigned packBits(unsigned Src, unsigned Dst, unsigned Shift, unsigned Width) {
53 unsigned Mask = getBitMask(Shift, Width);
54 return ((Src << Shift) & Mask) | (Dst & ~Mask);
55}
56
57/// Unpacks bits from \p Src for given bit \p Shift and bit \p Width.
58///
59/// \returns Unpacked bits.
60unsigned unpackBits(unsigned Src, unsigned Shift, unsigned Width) {
61 return (Src & getBitMask(Shift, Width)) >> Shift;
62}
63
64/// \returns Vmcnt bit shift (lower bits).
65unsigned getVmcntBitShiftLo(unsigned VersionMajor) {
66 return VersionMajor >= 11 ? 10 : 0;
67}
68
69/// \returns Vmcnt bit width (lower bits).
70unsigned getVmcntBitWidthLo(unsigned VersionMajor) {
71 return VersionMajor >= 11 ? 6 : 4;
72}
73
74/// \returns Expcnt bit shift.
75unsigned getExpcntBitShift(unsigned VersionMajor) {
76 return VersionMajor >= 11 ? 0 : 4;
77}
78
79/// \returns Expcnt bit width.
80unsigned getExpcntBitWidth(unsigned VersionMajor) { return 3; }
81
82/// \returns Lgkmcnt bit shift.
83unsigned getLgkmcntBitShift(unsigned VersionMajor) {
84 return VersionMajor >= 11 ? 4 : 8;
85}
86
87/// \returns Lgkmcnt bit width.
88unsigned getLgkmcntBitWidth(unsigned VersionMajor) {
89 return VersionMajor >= 10 ? 6 : 4;
90}
91
92/// \returns Vmcnt bit shift (higher bits).
93unsigned getVmcntBitShiftHi(unsigned VersionMajor) { return 14; }
94
95/// \returns Vmcnt bit width (higher bits).
96unsigned getVmcntBitWidthHi(unsigned VersionMajor) {
97 return (VersionMajor == 9 || VersionMajor == 10) ? 2 : 0;
98}
99
100/// \returns Loadcnt bit width
101unsigned getLoadcntBitWidth(unsigned VersionMajor) {
102 return VersionMajor >= 12 ? 6 : 0;
103}
104
105/// \returns Samplecnt bit width.
106unsigned getSamplecntBitWidth(unsigned VersionMajor) {
107 return VersionMajor >= 12 ? 6 : 0;
108}
109
110/// \returns Bvhcnt bit width.
111unsigned getBvhcntBitWidth(unsigned VersionMajor) {
112 return VersionMajor >= 12 ? 3 : 0;
113}
114
115/// \returns Dscnt bit width.
116unsigned getDscntBitWidth(unsigned VersionMajor) {
117 return VersionMajor >= 12 ? 6 : 0;
118}
119
120/// \returns Dscnt bit shift in combined S_WAIT instructions.
121unsigned getDscntBitShift(unsigned VersionMajor) { return 0; }
122
123/// \returns Storecnt or Vscnt bit width, depending on VersionMajor.
124unsigned getStorecntBitWidth(unsigned VersionMajor) {
125 return VersionMajor >= 10 ? 6 : 0;
126}
127
128/// \returns Kmcnt bit width.
129unsigned getKmcntBitWidth(unsigned VersionMajor) {
130 return VersionMajor >= 12 ? 5 : 0;
131}
132
133/// \returns Xcnt bit width.
134unsigned getXcntBitWidth(unsigned VersionMajor, unsigned VersionMinor) {
135 return VersionMajor == 12 && VersionMinor == 5 ? 6 : 0;
136}
137
138/// \returns Asynccnt bit width.
139unsigned getAsynccntBitWidth(unsigned VersionMajor, unsigned VersionMinor) {
140 return VersionMajor == 12 && VersionMinor == 5 ? 6 : 0;
141}
142
143/// \returns shift for Loadcnt/Storecnt in combined S_WAIT instructions.
144unsigned getLoadcntStorecntBitShift(unsigned VersionMajor) {
145 return VersionMajor >= 12 ? 8 : 0;
146}
147
148/// \returns VaSdst bit width
149inline unsigned getVaSdstBitWidth() { return 3; }
150
151/// \returns VaSdst bit shift
152inline unsigned getVaSdstBitShift() { return 9; }
153
154/// \returns VmVsrc bit width
155inline unsigned getVmVsrcBitWidth() { return 3; }
156
157/// \returns VmVsrc bit shift
158inline unsigned getVmVsrcBitShift() { return 2; }
159
160/// \returns VaVdst bit width
161inline unsigned getVaVdstBitWidth() { return 4; }
162
163/// \returns VaVdst bit shift
164inline unsigned getVaVdstBitShift() { return 12; }
165
166/// \returns VaVcc bit width
167inline unsigned getVaVccBitWidth() { return 1; }
168
169/// \returns VaVcc bit shift
170inline unsigned getVaVccBitShift() { return 1; }
171
172/// \returns SaSdst bit width
173inline unsigned getSaSdstBitWidth() { return 1; }
174
175/// \returns SaSdst bit shift
176inline unsigned getSaSdstBitShift() { return 0; }
177
178/// \returns VaSsrc width
179inline unsigned getVaSsrcBitWidth() { return 1; }
180
181/// \returns VaSsrc bit shift
182inline unsigned getVaSsrcBitShift() { return 8; }
183
184/// \returns HoldCnt bit shift
185inline unsigned getHoldCntWidth(unsigned VersionMajor, unsigned VersionMinor) {
186 static constexpr const unsigned MinMajor = 10;
187 static constexpr const unsigned MinMinor = 3;
188 return std::tie(VersionMajor, VersionMinor) >= std::tie(MinMajor, MinMinor)
189 ? 1
190 : 0;
191}
192
193/// \returns HoldCnt bit shift
194inline unsigned getHoldCntBitShift() { return 7; }
195
196} // end anonymous namespace
197
198namespace llvm {
199
200namespace AMDGPU {
201
205
207 switch (T) {
208 case LOAD_CNT:
209 return "LOAD_CNT";
210 case DS_CNT:
211 return "DS_CNT";
212 case EXP_CNT:
213 return "EXP_CNT";
214 case STORE_CNT:
215 return "STORE_CNT";
216 case SAMPLE_CNT:
217 return "SAMPLE_CNT";
218 case BVH_CNT:
219 return "BVH_CNT";
220 case KM_CNT:
221 return "KM_CNT";
222 case X_CNT:
223 return "X_CNT";
224 case VA_VDST:
225 return "VA_VDST";
226 case VM_VSRC:
227 return "VM_VSRC";
228 default:
229 return "Unknown T";
230 }
231}
232
233#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
234void Waitcnt::dump() const { dbgs() << *this << "\n"; }
235#endif
236
237/// \returns true if the target supports signed immediate offset for SMRD
238/// instructions.
240 return isGFX9Plus(ST);
241}
242
243/// \returns True if \p STI is AMDHSA.
244bool isHsaAbi(const MCSubtargetInfo &STI) {
245 return STI.getTargetTriple().getOS() == Triple::AMDHSA;
246}
247
250 M.getModuleFlag("amdhsa_code_object_version"))) {
251 return (unsigned)Ver->getZExtValue() / 100;
252 }
253
255}
256
260
261unsigned getAMDHSACodeObjectVersion(unsigned ABIVersion) {
262 switch (ABIVersion) {
264 return 4;
266 return 5;
268 return 6;
269 default:
271 }
272}
273
274uint8_t getELFABIVersion(const Triple &T, unsigned CodeObjectVersion) {
275 if (T.getOS() != Triple::AMDHSA)
276 return 0;
277
278 switch (CodeObjectVersion) {
279 case 4:
281 case 5:
283 case 6:
285 default:
286 report_fatal_error("Unsupported AMDHSA Code Object Version " +
287 Twine(CodeObjectVersion));
288 }
289}
290
291unsigned getMultigridSyncArgImplicitArgPosition(unsigned CodeObjectVersion) {
292 switch (CodeObjectVersion) {
293 case AMDHSA_COV4:
294 return 48;
295 case AMDHSA_COV5:
296 case AMDHSA_COV6:
297 default:
299 }
300}
301
302// FIXME: All such magic numbers about the ABI should be in a
303// central TD file.
304unsigned getHostcallImplicitArgPosition(unsigned CodeObjectVersion) {
305 switch (CodeObjectVersion) {
306 case AMDHSA_COV4:
307 return 24;
308 case AMDHSA_COV5:
309 case AMDHSA_COV6:
310 default:
312 }
313}
314
315unsigned getDefaultQueueImplicitArgPosition(unsigned CodeObjectVersion) {
316 switch (CodeObjectVersion) {
317 case AMDHSA_COV4:
318 return 32;
319 case AMDHSA_COV5:
320 case AMDHSA_COV6:
321 default:
323 }
324}
325
326unsigned getCompletionActionImplicitArgPosition(unsigned CodeObjectVersion) {
327 switch (CodeObjectVersion) {
328 case AMDHSA_COV4:
329 return 40;
330 case AMDHSA_COV5:
331 case AMDHSA_COV6:
332 default:
334 }
335}
336
337#define GET_MIMGBaseOpcodesTable_IMPL
338#define GET_MIMGDimInfoTable_IMPL
339#define GET_MIMGInfoTable_IMPL
340#define GET_MIMGLZMappingTable_IMPL
341#define GET_MIMGMIPMappingTable_IMPL
342#define GET_MIMGBiasMappingTable_IMPL
343#define GET_MIMGOffsetMappingTable_IMPL
344#define GET_MIMGG16MappingTable_IMPL
345#define GET_MAIInstInfoTable_IMPL
346#define GET_WMMAInstInfoTable_IMPL
347#include "AMDGPUGenSearchableTables.inc"
348
349int getMIMGOpcode(unsigned BaseOpcode, unsigned MIMGEncoding,
350 unsigned VDataDwords, unsigned VAddrDwords) {
351 const MIMGInfo *Info =
352 getMIMGOpcodeHelper(BaseOpcode, MIMGEncoding, VDataDwords, VAddrDwords);
353 return Info ? Info->Opcode : -1;
354}
355
357 const MIMGInfo *Info = getMIMGInfo(Opc);
358 return Info ? getMIMGBaseOpcodeInfo(Info->BaseOpcode) : nullptr;
359}
360
361int getMaskedMIMGOp(unsigned Opc, unsigned NewChannels) {
362 const MIMGInfo *OrigInfo = getMIMGInfo(Opc);
363 const MIMGInfo *NewInfo =
364 getMIMGOpcodeHelper(OrigInfo->BaseOpcode, OrigInfo->MIMGEncoding,
365 NewChannels, OrigInfo->VAddrDwords);
366 return NewInfo ? NewInfo->Opcode : -1;
367}
368
369unsigned getAddrSizeMIMGOp(const MIMGBaseOpcodeInfo *BaseOpcode,
370 const MIMGDimInfo *Dim, bool IsA16,
371 bool IsG16Supported) {
372 unsigned AddrWords = BaseOpcode->NumExtraArgs;
373 unsigned AddrComponents = (BaseOpcode->Coordinates ? Dim->NumCoords : 0) +
374 (BaseOpcode->LodOrClampOrMip ? 1 : 0);
375 if (IsA16)
376 AddrWords += divideCeil(AddrComponents, 2);
377 else
378 AddrWords += AddrComponents;
379
380 // Note: For subtargets that support A16 but not G16, enabling A16 also
381 // enables 16 bit gradients.
382 // For subtargets that support A16 (operand) and G16 (done with a different
383 // instruction encoding), they are independent.
384
385 if (BaseOpcode->Gradients) {
386 if ((IsA16 && !IsG16Supported) || BaseOpcode->G16)
387 // There are two gradients per coordinate, we pack them separately.
388 // For the 3d case,
389 // we get (dy/du, dx/du) (-, dz/du) (dy/dv, dx/dv) (-, dz/dv)
390 AddrWords += alignTo<2>(Dim->NumGradients / 2);
391 else
392 AddrWords += Dim->NumGradients;
393 }
394 return AddrWords;
395}
396
407
416
421
426
430
434
438
445
453
458
459#define GET_FP4FP8DstByteSelTable_DECL
460#define GET_FP4FP8DstByteSelTable_IMPL
461
466
472
473#define GET_DPMACCInstructionTable_DECL
474#define GET_DPMACCInstructionTable_IMPL
475#define GET_MTBUFInfoTable_DECL
476#define GET_MTBUFInfoTable_IMPL
477#define GET_MUBUFInfoTable_DECL
478#define GET_MUBUFInfoTable_IMPL
479#define GET_SMInfoTable_DECL
480#define GET_SMInfoTable_IMPL
481#define GET_VOP1InfoTable_DECL
482#define GET_VOP1InfoTable_IMPL
483#define GET_VOP2InfoTable_DECL
484#define GET_VOP2InfoTable_IMPL
485#define GET_VOP3InfoTable_DECL
486#define GET_VOP3InfoTable_IMPL
487#define GET_VOPC64DPPTable_DECL
488#define GET_VOPC64DPPTable_IMPL
489#define GET_VOPC64DPP8Table_DECL
490#define GET_VOPC64DPP8Table_IMPL
491#define GET_VOPCAsmOnlyInfoTable_DECL
492#define GET_VOPCAsmOnlyInfoTable_IMPL
493#define GET_VOP3CAsmOnlyInfoTable_DECL
494#define GET_VOP3CAsmOnlyInfoTable_IMPL
495#define GET_VOPDComponentTable_DECL
496#define GET_VOPDComponentTable_IMPL
497#define GET_VOPDPairs_DECL
498#define GET_VOPDPairs_IMPL
499#define GET_VOPTrue16Table_DECL
500#define GET_VOPTrue16Table_IMPL
501#define GET_True16D16Table_IMPL
502#define GET_WMMAOpcode2AddrMappingTable_DECL
503#define GET_WMMAOpcode2AddrMappingTable_IMPL
504#define GET_WMMAOpcode3AddrMappingTable_DECL
505#define GET_WMMAOpcode3AddrMappingTable_IMPL
506#define GET_getMFMA_F8F6F4_WithSize_DECL
507#define GET_getMFMA_F8F6F4_WithSize_IMPL
508#define GET_isMFMA_F8F6F4Table_IMPL
509#define GET_isCvtScaleF32_F32F16ToF8F4Table_IMPL
510
511#include "AMDGPUGenSearchableTables.inc"
512
513int getMTBUFBaseOpcode(unsigned Opc) {
514 const MTBUFInfo *Info = getMTBUFInfoFromOpcode(Opc);
515 return Info ? Info->BaseOpcode : -1;
516}
517
518int getMTBUFOpcode(unsigned BaseOpc, unsigned Elements) {
519 const MTBUFInfo *Info =
520 getMTBUFInfoFromBaseOpcodeAndElements(BaseOpc, Elements);
521 return Info ? Info->Opcode : -1;
522}
523
524int getMTBUFElements(unsigned Opc) {
525 const MTBUFInfo *Info = getMTBUFOpcodeHelper(Opc);
526 return Info ? Info->elements : 0;
527}
528
529bool getMTBUFHasVAddr(unsigned Opc) {
530 const MTBUFInfo *Info = getMTBUFOpcodeHelper(Opc);
531 return Info && Info->has_vaddr;
532}
533
534bool getMTBUFHasSrsrc(unsigned Opc) {
535 const MTBUFInfo *Info = getMTBUFOpcodeHelper(Opc);
536 return Info && Info->has_srsrc;
537}
538
539bool getMTBUFHasSoffset(unsigned Opc) {
540 const MTBUFInfo *Info = getMTBUFOpcodeHelper(Opc);
541 return Info && Info->has_soffset;
542}
543
544int getMUBUFBaseOpcode(unsigned Opc) {
545 const MUBUFInfo *Info = getMUBUFInfoFromOpcode(Opc);
546 return Info ? Info->BaseOpcode : -1;
547}
548
549int getMUBUFOpcode(unsigned BaseOpc, unsigned Elements) {
550 const MUBUFInfo *Info =
551 getMUBUFInfoFromBaseOpcodeAndElements(BaseOpc, Elements);
552 return Info ? Info->Opcode : -1;
553}
554
555int getMUBUFElements(unsigned Opc) {
556 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
557 return Info ? Info->elements : 0;
558}
559
560bool getMUBUFHasVAddr(unsigned Opc) {
561 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
562 return Info && Info->has_vaddr;
563}
564
565bool getMUBUFHasSrsrc(unsigned Opc) {
566 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
567 return Info && Info->has_srsrc;
568}
569
570bool getMUBUFHasSoffset(unsigned Opc) {
571 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
572 return Info && Info->has_soffset;
573}
574
575bool getMUBUFIsBufferInv(unsigned Opc) {
576 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
577 return Info && Info->IsBufferInv;
578}
579
580bool getMUBUFTfe(unsigned Opc) {
581 const MUBUFInfo *Info = getMUBUFOpcodeHelper(Opc);
582 return Info && Info->tfe;
583}
584
585bool getSMEMIsBuffer(unsigned Opc) {
586 const SMInfo *Info = getSMEMOpcodeHelper(Opc);
587 return Info && Info->IsBuffer;
588}
589
590bool getVOP1IsSingle(unsigned Opc) {
591 const VOPInfo *Info = getVOP1OpcodeHelper(Opc);
592 return !Info || Info->IsSingle;
593}
594
595bool getVOP2IsSingle(unsigned Opc) {
596 const VOPInfo *Info = getVOP2OpcodeHelper(Opc);
597 return !Info || Info->IsSingle;
598}
599
600bool getVOP3IsSingle(unsigned Opc) {
601 const VOPInfo *Info = getVOP3OpcodeHelper(Opc);
602 return !Info || Info->IsSingle;
603}
604
605bool isVOPC64DPP(unsigned Opc) {
606 return isVOPC64DPPOpcodeHelper(Opc) || isVOPC64DPP8OpcodeHelper(Opc);
607}
608
609bool isVOPCAsmOnly(unsigned Opc) { return isVOPCAsmOnlyOpcodeHelper(Opc); }
610
611bool getMAIIsDGEMM(unsigned Opc) {
612 const MAIInstInfo *Info = getMAIInstInfoHelper(Opc);
613 return Info && Info->is_dgemm;
614}
615
616bool getMAIIsGFX940XDL(unsigned Opc) {
617 const MAIInstInfo *Info = getMAIInstInfoHelper(Opc);
618 return Info && Info->is_gfx940_xdl;
619}
620
621bool getWMMAIsXDL(unsigned Opc) {
622 const WMMAInstInfo *Info = getWMMAInstInfoHelper(Opc);
623 return Info ? Info->is_wmma_xdl : false;
624}
625
627 switch (EncodingVal) {
630 return 6;
632 return 4;
635 default:
636 return 8;
637 }
638
639 llvm_unreachable("covered switch over mfma scale formats");
640}
641
643 unsigned BLGP,
644 unsigned F8F8Opcode) {
645 uint8_t SrcANumRegs = mfmaScaleF8F6F4FormatToNumRegs(CBSZ);
646 uint8_t SrcBNumRegs = mfmaScaleF8F6F4FormatToNumRegs(BLGP);
647 return getMFMA_F8F6F4_InstWithNumRegs(SrcANumRegs, SrcBNumRegs, F8F8Opcode);
648}
649
651 switch (Fmt) {
654 return 16;
657 return 12;
659 return 8;
660 }
661
662 llvm_unreachable("covered switch over wmma scale formats");
663}
664
666 unsigned FmtB,
667 unsigned F8F8Opcode) {
668 uint8_t SrcANumRegs = wmmaScaleF8F6F4FormatToNumRegs(FmtA);
669 uint8_t SrcBNumRegs = wmmaScaleF8F6F4FormatToNumRegs(FmtB);
670 return getMFMA_F8F6F4_InstWithNumRegs(SrcANumRegs, SrcBNumRegs, F8F8Opcode);
671}
672
674 if (ST.hasFeature(AMDGPU::FeatureGFX13Insts))
676 if (ST.hasFeature(AMDGPU::FeatureGFX1250Insts))
678 if (ST.hasFeature(AMDGPU::FeatureGFX12Insts))
680 if (ST.hasFeature(AMDGPU::FeatureGFX11_7Insts))
682 if (ST.hasFeature(AMDGPU::FeatureGFX11Insts))
684 llvm_unreachable("Subtarget generation does not support VOPD!");
685}
686
687CanBeVOPD getCanBeVOPD(unsigned Opc, unsigned EncodingFamily, bool VOPD3) {
688 bool IsConvertibleToBitOp = VOPD3 ? getBitOp2(Opc) : 0;
689 Opc = IsConvertibleToBitOp ? (unsigned)AMDGPU::V_BITOP3_B32_e64 : Opc;
690 const VOPDComponentInfo *Info = getVOPDComponentHelper(Opc);
691 if (Info) {
692 // Check that Opc can be used as VOPDY for this encoding. V_MOV_B32 as a
693 // VOPDX is just a placeholder here, it is supported on all encodings.
694 // TODO: This can be optimized by creating tables of supported VOPDY
695 // opcodes per encoding.
696 unsigned VOPDMov = AMDGPU::getVOPDOpcode(AMDGPU::V_MOV_B32_e32, VOPD3);
697 bool CanBeVOPDX;
698 if (VOPD3) {
699 CanBeVOPDX = getVOPDFull(AMDGPU::getVOPDOpcode(Opc, VOPD3), VOPDMov,
700 EncodingFamily, VOPD3) != -1;
701 } else {
702 // The list of VOPDX opcodes is currently the same in all encoding
703 // families, so we do not need a family-specific check.
704 CanBeVOPDX = Info->CanBeVOPDX;
705 }
706 bool CanBeVOPDY = getVOPDFull(VOPDMov, AMDGPU::getVOPDOpcode(Opc, VOPD3),
707 EncodingFamily, VOPD3) != -1;
708 return {CanBeVOPDX, CanBeVOPDY};
709 }
710
711 return {false, false};
712}
713
714unsigned getVOPDOpcode(unsigned Opc, bool VOPD3) {
715 bool IsConvertibleToBitOp = VOPD3 ? getBitOp2(Opc) : 0;
716 Opc = IsConvertibleToBitOp ? (unsigned)AMDGPU::V_BITOP3_B32_e64 : Opc;
717 const VOPDComponentInfo *Info = getVOPDComponentHelper(Opc);
718 return Info ? Info->VOPDOp : ~0u;
719}
720
721bool isVOPD(unsigned Opc) {
722 return AMDGPU::hasNamedOperand(Opc, AMDGPU::OpName::src0X);
723}
724
725bool isMAC(unsigned Opc) {
726 return Opc == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
727 Opc == AMDGPU::V_MAC_F32_e64_gfx10 ||
728 Opc == AMDGPU::V_MAC_F32_e64_vi ||
729 Opc == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 ||
730 Opc == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 ||
731 Opc == AMDGPU::V_MAC_F16_e64_vi ||
732 Opc == AMDGPU::V_FMAC_F64_e64_gfx90a ||
733 Opc == AMDGPU::V_FMAC_F64_e64_gfx12 ||
734 Opc == AMDGPU::V_FMAC_F64_e64_gfx13 ||
735 Opc == AMDGPU::V_FMAC_F32_e64_gfx10 ||
736 Opc == AMDGPU::V_FMAC_F32_e64_gfx11 ||
737 Opc == AMDGPU::V_FMAC_F32_e64_gfx12 ||
738 Opc == AMDGPU::V_FMAC_F32_e64_gfx13 ||
739 Opc == AMDGPU::V_FMAC_F32_e64_vi ||
740 Opc == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 ||
741 Opc == AMDGPU::V_FMAC_DX9_ZERO_F32_e64_gfx11 ||
742 Opc == AMDGPU::V_FMAC_F16_e64_gfx10 ||
743 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx11 ||
744 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx11 ||
745 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx12 ||
746 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx12 ||
747 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx13 ||
748 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx13 ||
749 Opc == AMDGPU::V_DOT2C_F32_F16_e64_vi ||
750 Opc == AMDGPU::V_DOT2C_F32_BF16_e64_vi ||
751 Opc == AMDGPU::V_DOT2C_I32_I16_e64_vi ||
752 Opc == AMDGPU::V_DOT4C_I32_I8_e64_vi ||
753 Opc == AMDGPU::V_DOT8C_I32_I4_e64_vi;
754}
755
756bool isPermlane16(unsigned Opc) {
757 return Opc == AMDGPU::V_PERMLANE16_B32_gfx10 ||
758 Opc == AMDGPU::V_PERMLANEX16_B32_gfx10 ||
759 Opc == AMDGPU::V_PERMLANE16_B32_e64_gfx11 ||
760 Opc == AMDGPU::V_PERMLANEX16_B32_e64_gfx11 ||
761 Opc == AMDGPU::V_PERMLANE16_B32_e64_gfx12 ||
762 Opc == AMDGPU::V_PERMLANEX16_B32_e64_gfx12 ||
763 Opc == AMDGPU::V_PERMLANE16_VAR_B32_e64_gfx12 ||
764 Opc == AMDGPU::V_PERMLANEX16_VAR_B32_e64_gfx12;
765}
766
768 return Opc == AMDGPU::V_CVT_F32_BF8_e64_gfx12 ||
769 Opc == AMDGPU::V_CVT_F32_FP8_e64_gfx12 ||
770 Opc == AMDGPU::V_CVT_F32_BF8_e64_dpp_gfx12 ||
771 Opc == AMDGPU::V_CVT_F32_FP8_e64_dpp_gfx12 ||
772 Opc == AMDGPU::V_CVT_F32_BF8_e64_dpp8_gfx12 ||
773 Opc == AMDGPU::V_CVT_F32_FP8_e64_dpp8_gfx12 ||
774 Opc == AMDGPU::V_CVT_PK_F32_BF8_fake16_e64_gfx12 ||
775 Opc == AMDGPU::V_CVT_PK_F32_FP8_fake16_e64_gfx12 ||
776 Opc == AMDGPU::V_CVT_PK_F32_BF8_t16_e64_gfx12 ||
777 Opc == AMDGPU::V_CVT_PK_F32_FP8_t16_e64_gfx12;
778}
779
780bool isGenericAtomic(unsigned Opc) {
781 return Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SWAP ||
782 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_ADD ||
783 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SUB ||
784 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SMIN ||
785 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_UMIN ||
786 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SMAX ||
787 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_UMAX ||
788 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_AND ||
789 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_OR ||
790 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_XOR ||
791 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_INC ||
792 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_DEC ||
793 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD ||
794 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FMIN ||
795 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FMAX ||
796 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_CMPSWAP ||
797 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SUB_CLAMP_U32 ||
798 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_COND_SUB_U32 ||
799 Opc == AMDGPU::G_AMDGPU_ATOMIC_CMPXCHG;
800}
801
802bool isAsyncStore(unsigned Opc) {
803 return Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B8_gfx1250 ||
804 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B32_gfx1250 ||
805 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B64_gfx1250 ||
806 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B128_gfx1250 ||
807 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B8_SADDR_gfx1250 ||
808 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B32_SADDR_gfx1250 ||
809 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B64_SADDR_gfx1250 ||
810 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B128_SADDR_gfx1250;
811}
812
813bool isTensorStore(unsigned Opc) {
814 return Opc == TENSOR_STORE_FROM_LDS_d2_gfx1250 ||
815 Opc == TENSOR_STORE_FROM_LDS_d4_gfx1250;
816}
817
818unsigned getTemporalHintType(const MCInstrDesc TID) {
821 unsigned Opc = TID.getOpcode();
822 // Async and Tensor store should have the temporal hint type of TH_TYPE_STORE
823 if (TID.mayStore() &&
824 (isAsyncStore(Opc) || isTensorStore(Opc) || !TID.mayLoad()))
825 return CPol::TH_TYPE_STORE;
826
827 // This will default to returning TH_TYPE_LOAD when neither MayStore nor
828 // MayLoad flag is present which is the case with instructions like
829 // image_get_resinfo.
830 return CPol::TH_TYPE_LOAD;
831}
832
833bool isTrue16Inst(unsigned Opc) {
834 const VOPTrue16Info *Info = getTrue16OpcodeHelper(Opc);
835 return Info && Info->IsTrue16;
836}
837
839 const FP4FP8DstByteSelInfo *Info = getFP4FP8DstByteSelHelper(Opc);
840 if (!Info)
841 return FPType::None;
842 if (Info->HasFP8DstByteSel)
843 return FPType::FP8;
844 if (Info->HasFP4DstByteSel)
845 return FPType::FP4;
846
847 return FPType::None;
848}
849
850bool isDPMACCInstruction(unsigned Opc) {
851 const DPMACCInstructionInfo *Info = getDPMACCInstructionHelper(Opc);
852 return Info && Info->IsDPMACCInstruction;
853}
854
855unsigned mapWMMA2AddrTo3AddrOpcode(unsigned Opc) {
856 const WMMAOpcodeMappingInfo *Info = getWMMAMappingInfoFrom2AddrOpcode(Opc);
857 return Info ? Info->Opcode3Addr : ~0u;
858}
859
860unsigned mapWMMA3AddrTo2AddrOpcode(unsigned Opc) {
861 const WMMAOpcodeMappingInfo *Info = getWMMAMappingInfoFrom3AddrOpcode(Opc);
862 return Info ? Info->Opcode2Addr : ~0u;
863}
864
865// Wrapper for Tablegen'd function. enum Subtarget is not defined in any
866// header files, so we need to wrap it in a function that takes unsigned
867// instead.
868int32_t getMCOpcode(uint32_t Opcode, unsigned Gen) {
869 return getMCOpcodeGen(Opcode, static_cast<Subtarget>(Gen));
870}
871
872unsigned getBitOp2(unsigned Opc) {
873 switch (Opc) {
874 default:
875 return 0;
876 case AMDGPU::V_AND_B32_e32:
877 return 0x40;
878 case AMDGPU::V_OR_B32_e32:
879 return 0x54;
880 case AMDGPU::V_XOR_B32_e32:
881 return 0x14;
882 case AMDGPU::V_XNOR_B32_e32:
883 return 0x41;
884 }
885}
886
887int getVOPDFull(unsigned OpX, unsigned OpY, unsigned EncodingFamily,
888 bool VOPD3) {
889 bool IsConvertibleToBitOp = VOPD3 ? getBitOp2(OpY) : 0;
890 OpY = IsConvertibleToBitOp ? (unsigned)AMDGPU::V_BITOP3_B32_e64 : OpY;
891 const VOPDInfo *Info =
892 getVOPDInfoFromComponentOpcodes(OpX, OpY, EncodingFamily, VOPD3);
893 return Info ? Info->Opcode : -1;
894}
895
896std::pair<unsigned, unsigned> getVOPDComponents(unsigned VOPDOpcode) {
897 const VOPDInfo *Info = getVOPDOpcodeHelper(VOPDOpcode);
898 assert(Info);
899 const auto *OpX = getVOPDBaseFromComponent(Info->OpX);
900 const auto *OpY = getVOPDBaseFromComponent(Info->OpY);
901 assert(OpX && OpY);
902 return {OpX->BaseVOP, OpY->BaseVOP};
903}
904
905namespace VOPD {
906
907ComponentProps::ComponentProps(const MCInstrDesc &OpDesc, bool VOP3Layout) {
909
912 auto TiedIdx = OpDesc.getOperandConstraint(Component::SRC2, MCOI::TIED_TO);
913 assert(TiedIdx == -1 || TiedIdx == Component::DST);
914 HasSrc2Acc = TiedIdx != -1;
915 Opcode = OpDesc.getOpcode();
916
917 IsVOP3 = VOP3Layout || (OpDesc.TSFlags & SIInstrFlags::VOP3);
918 SrcOperandsNum = AMDGPU::hasNamedOperand(Opcode, AMDGPU::OpName::src2) ? 3
919 : AMDGPU::hasNamedOperand(Opcode, AMDGPU::OpName::imm) ? 3
920 : AMDGPU::hasNamedOperand(Opcode, AMDGPU::OpName::src1) ? 2
921 : 1;
922 assert(SrcOperandsNum <= Component::MAX_SRC_NUM);
923
924 if (Opcode == AMDGPU::V_CNDMASK_B32_e32 ||
925 Opcode == AMDGPU::V_CNDMASK_B32_e64) {
926 // CNDMASK is an awkward exception, it has FP modifiers, but not FP
927 // operands.
928 NumVOPD3Mods = 2;
929 if (IsVOP3)
930 SrcOperandsNum = 3;
931 } else if (Opcode == AMDGPU::V_DOT2_F32_F16 ||
932 Opcode == AMDGPU::V_DOT2_F32_BF16) {
933 // VOP3P opcodes that have VOPD but don't have VOP2 version. Using VOPD3
934 // path in getIndexOfSrcInMCOperands to get correct src operand indexes,
935 // but generating VOPD, not VOPD3.
936 NumVOPD3Mods = SrcOperandsNum;
937 } else if (isSISrcFPOperand(OpDesc,
938 getNamedOperandIdx(Opcode, OpName::src0))) {
939 // All FP VOPD instructions have Neg modifiers for all operands except
940 // for tied src2.
941 NumVOPD3Mods = SrcOperandsNum;
942 if (HasSrc2Acc)
943 --NumVOPD3Mods;
944 }
945
946 if (OpDesc.TSFlags & SIInstrFlags::VOP3)
947 return;
948
949 auto OperandsNum = OpDesc.getNumOperands();
950 unsigned CompOprIdx;
951 for (CompOprIdx = Component::SRC1; CompOprIdx < OperandsNum; ++CompOprIdx) {
952 if (OpDesc.operands()[CompOprIdx].OperandType == AMDGPU::OPERAND_KIMM32) {
953 MandatoryLiteralIdx = CompOprIdx;
954 break;
955 }
956 }
957}
958
960 return getNamedOperandIdx(Opcode, OpName::bitop3);
961}
962
963unsigned ComponentInfo::getIndexInParsedOperands(unsigned CompOprIdx) const {
964 assert(CompOprIdx < Component::MAX_OPR_NUM);
965
966 if (CompOprIdx == Component::DST)
968
969 auto CompSrcIdx = CompOprIdx - Component::DST_NUM;
970 if (CompSrcIdx < getCompParsedSrcOperandsNum())
971 return getIndexOfSrcInParsedOperands(CompSrcIdx);
972
973 // The specified operand does not exist.
974 return 0;
975}
976
978 std::function<MCRegister(unsigned, unsigned)> GetRegIdx,
979 const MCRegisterInfo &MRI, bool SkipSrc, bool AllowSameVGPR,
980 bool VOPD3) const {
981
982 auto OpXRegs = getRegIndices(ComponentIndex::X, GetRegIdx,
983 CompInfo[ComponentIndex::X].isVOP3());
984 auto OpYRegs = getRegIndices(ComponentIndex::Y, GetRegIdx,
985 CompInfo[ComponentIndex::Y].isVOP3());
986
987 const auto banksOverlap = [&MRI](MCRegister X, MCRegister Y,
988 unsigned BanksMask) -> bool {
989 MCRegister BaseX = MRI.getSubReg(X, AMDGPU::sub0);
990 MCRegister BaseY = MRI.getSubReg(Y, AMDGPU::sub0);
991 if (!BaseX)
992 BaseX = X;
993 if (!BaseY)
994 BaseY = Y;
995 if ((BaseX.id() & BanksMask) == (BaseY.id() & BanksMask))
996 return true;
997 if (BaseX != X /* This is 64-bit register */ &&
998 ((BaseX.id() + 1) & BanksMask) == (BaseY.id() & BanksMask))
999 return true;
1000 if (BaseY != Y &&
1001 (BaseX.id() & BanksMask) == ((BaseY.id() + 1) & BanksMask))
1002 return true;
1003
1004 // If both are 64-bit bank conflict will be detected yet while checking
1005 // the first subreg.
1006 return false;
1007 };
1008
1009 unsigned CompOprIdx;
1010 for (CompOprIdx = 0; CompOprIdx < Component::MAX_OPR_NUM; ++CompOprIdx) {
1011 unsigned BanksMasks = VOPD3 ? VOPD3_VGPR_BANK_MASKS[CompOprIdx]
1012 : VOPD_VGPR_BANK_MASKS[CompOprIdx];
1013 if (!OpXRegs[CompOprIdx] || !OpYRegs[CompOprIdx])
1014 continue;
1015
1016 if (getVGPREncodingMSBs(OpXRegs[CompOprIdx], MRI) !=
1017 getVGPREncodingMSBs(OpYRegs[CompOprIdx], MRI))
1018 return CompOprIdx;
1019
1020 if (SkipSrc && CompOprIdx >= Component::DST_NUM)
1021 continue;
1022
1023 if (CompOprIdx < Component::DST_NUM) {
1024 // Even if we do not check vdst parity, vdst operands still shall not
1025 // overlap.
1026 if (MRI.regsOverlap(OpXRegs[CompOprIdx], OpYRegs[CompOprIdx]))
1027 return CompOprIdx;
1028 if (VOPD3) // No need to check dst parity.
1029 continue;
1030 }
1031
1032 if (banksOverlap(OpXRegs[CompOprIdx], OpYRegs[CompOprIdx], BanksMasks) &&
1033 (!AllowSameVGPR || CompOprIdx < Component::DST_NUM ||
1034 OpXRegs[CompOprIdx] != OpYRegs[CompOprIdx]))
1035 return CompOprIdx;
1036 }
1037
1038 return {};
1039}
1040
1041// Return an array of VGPR registers [DST,SRC0,SRC1,SRC2] used
1042// by the specified component. If an operand is unused
1043// or is not a VGPR, the corresponding value is 0.
1044//
1045// GetRegIdx(Component, MCOperandIdx) must return a VGPR register index
1046// for the specified component and MC operand. The callback must return 0
1047// if the operand is not a register or not a VGPR.
1049InstInfo::getRegIndices(unsigned CompIdx,
1050 std::function<MCRegister(unsigned, unsigned)> GetRegIdx,
1051 bool VOPD3) const {
1052 assert(CompIdx < COMPONENTS_NUM);
1053
1054 const auto &Comp = CompInfo[CompIdx];
1056
1057 RegIndices[DST] = GetRegIdx(CompIdx, Comp.getIndexOfDstInMCOperands());
1058
1059 for (unsigned CompOprIdx : {SRC0, SRC1, SRC2}) {
1060 unsigned CompSrcIdx = CompOprIdx - DST_NUM;
1061 RegIndices[CompOprIdx] =
1062 Comp.hasRegSrcOperand(CompSrcIdx)
1063 ? GetRegIdx(CompIdx,
1064 Comp.getIndexOfSrcInMCOperands(CompSrcIdx, VOPD3))
1065 : MCRegister();
1066 }
1067 return RegIndices;
1068}
1069
1070} // namespace VOPD
1071
1073 return VOPD::InstInfo(OpX, OpY);
1074}
1075
1077 const MCInstrInfo *InstrInfo) {
1078 auto [OpX, OpY] = getVOPDComponents(VOPDOpcode);
1079 const auto &OpXDesc = InstrInfo->get(OpX);
1080 const auto &OpYDesc = InstrInfo->get(OpY);
1081 bool VOPD3 = InstrInfo->get(VOPDOpcode).TSFlags & SIInstrFlags::VOPD3;
1083 VOPD::ComponentInfo OpYInfo(OpYDesc, OpXInfo, VOPD3);
1084 return VOPD::InstInfo(OpXInfo, OpYInfo);
1085}
1086
1087namespace IsaInfo {
1088
1090 : STI(STI), XnackSetting(TargetIDSetting::Any),
1091 SramEccSetting(TargetIDSetting::Any) {
1092 if (!STI.getFeatureBits().test(FeatureSupportsXNACK))
1093 XnackSetting = TargetIDSetting::Unsupported;
1094 if (!STI.getFeatureBits().test(FeatureSupportsSRAMECC))
1095 SramEccSetting = TargetIDSetting::Unsupported;
1096}
1097
1099 // Check if xnack or sramecc is explicitly enabled or disabled. In the
1100 // absence of the target features we assume we must generate code that can run
1101 // in any environment.
1102 SubtargetFeatures Features(FS);
1103 std::optional<bool> XnackRequested;
1104 std::optional<bool> SramEccRequested;
1105
1106 for (const std::string &Feature : Features.getFeatures()) {
1107 if (Feature == "+xnack")
1108 XnackRequested = true;
1109 else if (Feature == "-xnack")
1110 XnackRequested = false;
1111 else if (Feature == "+sramecc")
1112 SramEccRequested = true;
1113 else if (Feature == "-sramecc")
1114 SramEccRequested = false;
1115 }
1116
1117 bool XnackSupported = isXnackSupported();
1118 bool SramEccSupported = isSramEccSupported();
1119
1120 if (XnackRequested) {
1121 if (XnackSupported) {
1122 XnackSetting =
1123 *XnackRequested ? TargetIDSetting::On : TargetIDSetting::Off;
1124 } else {
1125 // If a specific xnack setting was requested and this GPU does not support
1126 // xnack emit a warning. Setting will remain set to "Unsupported".
1127 if (*XnackRequested) {
1128 errs() << "warning: xnack 'On' was requested for a processor that does "
1129 "not support it!\n";
1130 } else {
1131 errs() << "warning: xnack 'Off' was requested for a processor that "
1132 "does not support it!\n";
1133 }
1134 }
1135 }
1136
1137 if (SramEccRequested) {
1138 if (SramEccSupported) {
1139 SramEccSetting =
1140 *SramEccRequested ? TargetIDSetting::On : TargetIDSetting::Off;
1141 } else {
1142 // If a specific sramecc setting was requested and this GPU does not
1143 // support sramecc emit a warning. Setting will remain set to
1144 // "Unsupported".
1145 if (*SramEccRequested) {
1146 errs() << "warning: sramecc 'On' was requested for a processor that "
1147 "does not support it!\n";
1148 } else {
1149 errs() << "warning: sramecc 'Off' was requested for a processor that "
1150 "does not support it!\n";
1151 }
1152 }
1153 }
1154}
1155
1156static TargetIDSetting
1158 if (FeatureString.ends_with("-"))
1159 return TargetIDSetting::Off;
1160 if (FeatureString.ends_with("+"))
1161 return TargetIDSetting::On;
1162
1163 llvm_unreachable("Malformed feature string");
1164}
1165
1167 SmallVector<StringRef, 3> TargetIDSplit;
1168 TargetID.split(TargetIDSplit, ':');
1169
1170 for (const auto &FeatureString : TargetIDSplit) {
1171 if (FeatureString.starts_with("xnack"))
1172 XnackSetting = getTargetIDSettingFromFeatureString(FeatureString);
1173 if (FeatureString.starts_with("sramecc"))
1174 SramEccSetting = getTargetIDSettingFromFeatureString(FeatureString);
1175 }
1176}
1177
1178void AMDGPUTargetID::print(raw_ostream &StreamRep) const {
1179 const Triple &TargetTriple = STI.getTargetTriple();
1180 auto Version = getIsaVersion(STI.getCPU());
1181
1182 StreamRep << TargetTriple.getArchName() << '-' << TargetTriple.getVendorName()
1183 << '-' << TargetTriple.getOSName() << '-'
1184 << TargetTriple.getEnvironmentName() << '-';
1185
1186 std::string Processor;
1187 // TODO: Following else statement is present here because we used various
1188 // alias names for GPUs up until GFX9 (e.g. 'fiji' is same as 'gfx803').
1189 // Remove once all aliases are removed from GCNProcessors.td.
1190 if (Version.Major >= 9)
1191 Processor = STI.getCPU().str();
1192 else
1193 Processor = (Twine("gfx") + Twine(Version.Major) + Twine(Version.Minor) +
1194 Twine(Version.Stepping))
1195 .str();
1196
1197 std::string Features;
1198 if (TargetTriple.getOS() == Triple::AMDHSA) {
1199 // sramecc.
1201 Features += ":sramecc-";
1203 Features += ":sramecc+";
1204 // xnack.
1206 Features += ":xnack-";
1208 Features += ":xnack+";
1209 }
1210
1211 StreamRep << Processor << Features;
1212}
1213
1214std::string AMDGPUTargetID::toString() const {
1215 std::string Str;
1216 raw_string_ostream OS(Str);
1217 OS << *this;
1218 return Str;
1219}
1220
1221unsigned getWavefrontSize(const MCSubtargetInfo *STI) {
1222 if (STI->getFeatureBits().test(FeatureWavefrontSize16))
1223 return 16;
1224 if (STI->getFeatureBits().test(FeatureWavefrontSize32))
1225 return 32;
1226
1227 return 64;
1228}
1229
1231 unsigned BytesPerCU = getAddressableLocalMemorySize(STI);
1232
1233 // "Per CU" really means "per whatever functional block the waves of a
1234 // workgroup must share". So the effective local memory size is doubled in
1235 // WGP mode on gfx10.
1236 if (isGFX10Plus(*STI) && !STI->getFeatureBits().test(FeatureCuMode))
1237 BytesPerCU *= 2;
1238
1239 return BytesPerCU;
1240}
1241
1243 if (STI->getFeatureBits().test(FeatureAddressableLocalMemorySize32768))
1244 return 32768;
1245 if (STI->getFeatureBits().test(FeatureAddressableLocalMemorySize65536))
1246 return 65536;
1247 if (STI->getFeatureBits().test(FeatureAddressableLocalMemorySize163840))
1248 return 163840;
1249 if (STI->getFeatureBits().test(FeatureAddressableLocalMemorySize327680))
1250 return 327680;
1251 return 32768;
1252}
1253
1254unsigned getEUsPerCU(const MCSubtargetInfo *STI) {
1255 // "Per CU" really means "per whatever functional block the waves of a
1256 // workgroup must share".
1257
1258 // GFX12.5 only supports CU mode, which contains four SIMDs.
1259 if (isGFX1250(*STI)) {
1260 assert(STI->getFeatureBits().test(FeatureCuMode));
1261 return 4;
1262 }
1263
1264 // For gfx10 in CU mode the functional block is the CU, which contains
1265 // two SIMDs.
1266 if (isGFX10Plus(*STI) && STI->getFeatureBits().test(FeatureCuMode))
1267 return 2;
1268
1269 // Pre-gfx10 a CU contains four SIMDs. For gfx10 in WGP mode the WGP
1270 // contains two CUs, so a total of four SIMDs.
1271 return 4;
1272}
1273
1275 unsigned FlatWorkGroupSize) {
1276 assert(FlatWorkGroupSize != 0);
1277 if (!STI->getTargetTriple().isAMDGCN())
1278 return 8;
1279 unsigned MaxWaves = getMaxWavesPerEU(STI) * getEUsPerCU(STI);
1280 unsigned N = getWavesPerWorkGroup(STI, FlatWorkGroupSize);
1281 if (N == 1) {
1282 // Single-wave workgroups don't consume barrier resources.
1283 return MaxWaves;
1284 }
1285
1286 unsigned MaxBarriers = 16;
1287 if (isGFX10Plus(*STI) && !STI->getFeatureBits().test(FeatureCuMode))
1288 MaxBarriers = 32;
1289
1290 return std::min(MaxWaves / N, MaxBarriers);
1291}
1292
1293unsigned getMinWavesPerEU(const MCSubtargetInfo *STI) { return 1; }
1294
1295unsigned getMaxWavesPerEU(const MCSubtargetInfo *STI) {
1296 // FIXME: Need to take scratch memory into account.
1297 if (isGFX90A(*STI))
1298 return 8;
1299 if (!isGFX10Plus(*STI))
1300 return 10;
1301 return hasGFX10_3Insts(*STI) ? 16 : 20;
1302}
1303
1305 unsigned FlatWorkGroupSize) {
1306 return divideCeil(getWavesPerWorkGroup(STI, FlatWorkGroupSize),
1307 getEUsPerCU(STI));
1308}
1309
1310unsigned getMinFlatWorkGroupSize(const MCSubtargetInfo *STI) { return 1; }
1311
1313 unsigned FlatWorkGroupSize) {
1314 return divideCeil(FlatWorkGroupSize, getWavefrontSize(STI));
1315}
1316
1319 if (Version.Major >= 10)
1320 return getAddressableNumSGPRs(STI);
1321 if (Version.Major >= 8)
1322 return 16;
1323 return 8;
1324}
1325
1326unsigned getSGPREncodingGranule(const MCSubtargetInfo *STI) { return 8; }
1327
1328unsigned getTotalNumSGPRs(const MCSubtargetInfo *STI) {
1330 if (Version.Major >= 8)
1331 return 800;
1332 return 512;
1333}
1334
1336 if (STI->getFeatureBits().test(FeatureSGPRInitBug))
1338
1340 if (Version.Major >= 10)
1341 return 106;
1342 if (Version.Major >= 8)
1343 return 102;
1344 return 104;
1345}
1346
1347unsigned getMinNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU) {
1348 assert(WavesPerEU != 0);
1349
1351 if (Version.Major >= 10)
1352 return 0;
1353
1354 if (WavesPerEU >= getMaxWavesPerEU(STI))
1355 return 0;
1356
1357 unsigned MinNumSGPRs = getTotalNumSGPRs(STI) / (WavesPerEU + 1);
1358 if (STI->getFeatureBits().test(FeatureTrapHandler))
1359 MinNumSGPRs -= std::min(MinNumSGPRs, (unsigned)TRAP_NUM_SGPRS);
1360 MinNumSGPRs = alignDown(MinNumSGPRs, getSGPRAllocGranule(STI)) + 1;
1361 return std::min(MinNumSGPRs, getAddressableNumSGPRs(STI));
1362}
1363
1364unsigned getMaxNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU,
1365 bool Addressable) {
1366 assert(WavesPerEU != 0);
1367
1368 unsigned AddressableNumSGPRs = getAddressableNumSGPRs(STI);
1370 if (Version.Major >= 10)
1371 return Addressable ? AddressableNumSGPRs : 108;
1372 if (Version.Major >= 8 && !Addressable)
1373 AddressableNumSGPRs = 112;
1374 unsigned MaxNumSGPRs = getTotalNumSGPRs(STI) / WavesPerEU;
1375 if (STI->getFeatureBits().test(FeatureTrapHandler))
1376 MaxNumSGPRs -= std::min(MaxNumSGPRs, (unsigned)TRAP_NUM_SGPRS);
1377 MaxNumSGPRs = alignDown(MaxNumSGPRs, getSGPRAllocGranule(STI));
1378 return std::min(MaxNumSGPRs, AddressableNumSGPRs);
1379}
1380
1381unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed,
1382 bool FlatScrUsed, bool XNACKUsed) {
1383 unsigned ExtraSGPRs = 0;
1384 if (VCCUsed)
1385 ExtraSGPRs = 2;
1386
1388 if (Version.Major >= 10)
1389 return ExtraSGPRs;
1390
1391 if (Version.Major < 8) {
1392 if (FlatScrUsed)
1393 ExtraSGPRs = 4;
1394 } else {
1395 if (XNACKUsed)
1396 ExtraSGPRs = 4;
1397
1398 if (FlatScrUsed ||
1399 STI->getFeatureBits().test(AMDGPU::FeatureArchitectedFlatScratch))
1400 ExtraSGPRs = 6;
1401 }
1402
1403 return ExtraSGPRs;
1404}
1405
1406unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed,
1407 bool FlatScrUsed) {
1408 return getNumExtraSGPRs(STI, VCCUsed, FlatScrUsed,
1409 STI->getFeatureBits().test(AMDGPU::FeatureXNACK));
1410}
1411
1412static unsigned getGranulatedNumRegisterBlocks(unsigned NumRegs,
1413 unsigned Granule) {
1414 return divideCeil(std::max(1u, NumRegs), Granule);
1415}
1416
1417unsigned getNumSGPRBlocks(const MCSubtargetInfo *STI, unsigned NumSGPRs) {
1418 // SGPRBlocks is actual number of SGPR blocks minus 1.
1420 1;
1421}
1422
1424 unsigned DynamicVGPRBlockSize,
1425 std::optional<bool> EnableWavefrontSize32) {
1426 if (STI->getFeatureBits().test(FeatureGFX90AInsts))
1427 return 8;
1428
1429 if (DynamicVGPRBlockSize != 0)
1430 return DynamicVGPRBlockSize;
1431
1432 bool IsWave32 = EnableWavefrontSize32
1433 ? *EnableWavefrontSize32
1434 : STI->getFeatureBits().test(FeatureWavefrontSize32);
1435
1436 if (STI->getFeatureBits().test(Feature1_5xVGPRs))
1437 return IsWave32 ? 24 : 12;
1438
1439 if (hasGFX10_3Insts(*STI))
1440 return IsWave32 ? 16 : 8;
1441
1442 return IsWave32 ? 8 : 4;
1443}
1444
1446 std::optional<bool> EnableWavefrontSize32) {
1447 if (STI->getFeatureBits().test(FeatureGFX90AInsts))
1448 return 8;
1449
1450 bool IsWave32 = EnableWavefrontSize32
1451 ? *EnableWavefrontSize32
1452 : STI->getFeatureBits().test(FeatureWavefrontSize32);
1453
1454 if (STI->getFeatureBits().test(Feature1024AddressableVGPRs))
1455 return IsWave32 ? 16 : 8;
1456
1457 return IsWave32 ? 8 : 4;
1458}
1459
1460unsigned getArchVGPRAllocGranule() { return 4; }
1461
1462unsigned getTotalNumVGPRs(const MCSubtargetInfo *STI) {
1463 if (STI->getFeatureBits().test(FeatureGFX90AInsts))
1464 return 512;
1465 if (!isGFX10Plus(*STI))
1466 return 256;
1467 bool IsWave32 = STI->getFeatureBits().test(FeatureWavefrontSize32);
1468 if (STI->getFeatureBits().test(Feature1_5xVGPRs))
1469 return IsWave32 ? 1536 : 768;
1470 return IsWave32 ? 1024 : 512;
1471}
1472
1474 const auto &Features = STI->getFeatureBits();
1475 if (Features.test(Feature1024AddressableVGPRs))
1476 return Features.test(FeatureWavefrontSize32) ? 1024 : 512;
1477 return 256;
1478}
1479
1481 unsigned DynamicVGPRBlockSize) {
1482 const auto &Features = STI->getFeatureBits();
1483 if (Features.test(FeatureGFX90AInsts))
1484 return 512;
1485
1486 if (DynamicVGPRBlockSize != 0)
1487 // On GFX12 we can allocate at most 8 blocks of VGPRs.
1488 return 8 * getVGPRAllocGranule(STI, DynamicVGPRBlockSize);
1489 return getAddressableNumArchVGPRs(STI);
1490}
1491
1493 unsigned NumVGPRs,
1494 unsigned DynamicVGPRBlockSize) {
1496 NumVGPRs, getVGPRAllocGranule(STI, DynamicVGPRBlockSize),
1498}
1499
1500unsigned getNumWavesPerEUWithNumVGPRs(unsigned NumVGPRs, unsigned Granule,
1501 unsigned MaxWaves,
1502 unsigned TotalNumVGPRs) {
1503 if (NumVGPRs < Granule)
1504 return MaxWaves;
1505 unsigned RoundedRegs = alignTo(NumVGPRs, Granule);
1506 return std::min(std::max(TotalNumVGPRs / RoundedRegs, 1u), MaxWaves);
1507}
1508
1509unsigned getOccupancyWithNumSGPRs(unsigned SGPRs, unsigned MaxWaves,
1511 if (Gen >= AMDGPUSubtarget::GFX10)
1512 return MaxWaves;
1513
1515 if (SGPRs <= 80)
1516 return 10;
1517 if (SGPRs <= 88)
1518 return 9;
1519 if (SGPRs <= 100)
1520 return 8;
1521 return 7;
1522 }
1523 if (SGPRs <= 48)
1524 return 10;
1525 if (SGPRs <= 56)
1526 return 9;
1527 if (SGPRs <= 64)
1528 return 8;
1529 if (SGPRs <= 72)
1530 return 7;
1531 if (SGPRs <= 80)
1532 return 6;
1533 return 5;
1534}
1535
1536unsigned getMinNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU,
1537 unsigned DynamicVGPRBlockSize) {
1538 assert(WavesPerEU != 0);
1539
1540 // In dynamic VGPR mode, (static) occupancy does not depend on VGPR usage,
1541 // so getMaxNumVGPRs does not depend on WavesPerEU, and thus we need to return
1542 // zero because there is no nonzero VGPR usage N where going below N
1543 // achieves higher (static) occupancy.
1544 bool DynamicVGPREnabled = (DynamicVGPRBlockSize != 0);
1545 if (DynamicVGPREnabled)
1546 return 0;
1547
1548 unsigned MaxWavesPerEU = getMaxWavesPerEU(STI);
1549 if (WavesPerEU >= MaxWavesPerEU)
1550 return 0;
1551
1552 unsigned TotNumVGPRs = getTotalNumVGPRs(STI);
1553 unsigned AddrsableNumVGPRs =
1554 getAddressableNumVGPRs(STI, DynamicVGPRBlockSize);
1555 unsigned Granule = getVGPRAllocGranule(STI, DynamicVGPRBlockSize);
1556 unsigned MaxNumVGPRs = alignDown(TotNumVGPRs / WavesPerEU, Granule);
1557
1558 if (MaxNumVGPRs == alignDown(TotNumVGPRs / MaxWavesPerEU, Granule))
1559 return 0;
1560
1561 unsigned MinWavesPerEU = getNumWavesPerEUWithNumVGPRs(STI, AddrsableNumVGPRs,
1562 DynamicVGPRBlockSize);
1563 if (WavesPerEU < MinWavesPerEU)
1564 return getMinNumVGPRs(STI, MinWavesPerEU, DynamicVGPRBlockSize);
1565
1566 unsigned MaxNumVGPRsNext = alignDown(TotNumVGPRs / (WavesPerEU + 1), Granule);
1567 unsigned MinNumVGPRs = 1 + std::min(MaxNumVGPRs - Granule, MaxNumVGPRsNext);
1568 return std::min(MinNumVGPRs, AddrsableNumVGPRs);
1569}
1570
1571unsigned getMaxNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU,
1572 unsigned DynamicVGPRBlockSize) {
1573 assert(WavesPerEU != 0);
1574
1575 // In dynamic VGPR mode, WavesPerEU does not imply a VGPR limit.
1576 bool DynamicVGPREnabled = (DynamicVGPRBlockSize != 0);
1577 unsigned MaxNumVGPRs =
1578 DynamicVGPREnabled
1579 ? getTotalNumVGPRs(STI)
1580 : alignDown(getTotalNumVGPRs(STI) / WavesPerEU,
1581 getVGPRAllocGranule(STI, DynamicVGPRBlockSize));
1582 unsigned AddressableNumVGPRs =
1583 getAddressableNumVGPRs(STI, DynamicVGPRBlockSize);
1584 return std::min(MaxNumVGPRs, AddressableNumVGPRs);
1585}
1586
1587unsigned getEncodedNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs,
1588 std::optional<bool> EnableWavefrontSize32) {
1590 NumVGPRs, getVGPREncodingGranule(STI, EnableWavefrontSize32)) -
1591 1;
1592}
1593
1595 unsigned NumVGPRs,
1596 unsigned DynamicVGPRBlockSize,
1597 std::optional<bool> EnableWavefrontSize32) {
1599 NumVGPRs,
1600 getVGPRAllocGranule(STI, DynamicVGPRBlockSize, EnableWavefrontSize32));
1601}
1602} // end namespace IsaInfo
1603
1605 const MCSubtargetInfo *STI) {
1607 KernelCode.amd_kernel_code_version_major = 1;
1608 KernelCode.amd_kernel_code_version_minor = 2;
1609 KernelCode.amd_machine_kind = 1; // AMD_MACHINE_KIND_AMDGPU
1610 KernelCode.amd_machine_version_major = Version.Major;
1611 KernelCode.amd_machine_version_minor = Version.Minor;
1612 KernelCode.amd_machine_version_stepping = Version.Stepping;
1614 if (STI->getFeatureBits().test(FeatureWavefrontSize32)) {
1615 KernelCode.wavefront_size = 5;
1617 } else {
1618 KernelCode.wavefront_size = 6;
1619 }
1620
1621 // If the code object does not support indirect functions, then the value must
1622 // be 0xffffffff.
1623 KernelCode.call_convention = -1;
1624
1625 // These alignment values are specified in powers of two, so alignment =
1626 // 2^n. The minimum alignment is 2^4 = 16.
1627 KernelCode.kernarg_segment_alignment = 4;
1628 KernelCode.group_segment_alignment = 4;
1629 KernelCode.private_segment_alignment = 4;
1630
1631 if (Version.Major >= 10) {
1632 KernelCode.compute_pgm_resource_registers |=
1633 S_00B848_WGP_MODE(STI->getFeatureBits().test(FeatureCuMode) ? 0 : 1) |
1635 }
1636}
1637
1640}
1641
1644}
1645
1647 unsigned AS = GV->getAddressSpace();
1648 return AS == AMDGPUAS::CONSTANT_ADDRESS ||
1650}
1651
1653 return TT.getArch() == Triple::r600;
1654}
1655
1656static bool isValidRegPrefix(char C) {
1657 return C == 'v' || C == 's' || C == 'a';
1658}
1659
1660std::tuple<char, unsigned, unsigned> parseAsmPhysRegName(StringRef RegName) {
1661 char Kind = RegName.front();
1662 if (!isValidRegPrefix(Kind))
1663 return {};
1664
1665 RegName = RegName.drop_front();
1666 if (RegName.consume_front("[")) {
1667 unsigned Idx, End;
1668 bool Failed = RegName.consumeInteger(10, Idx);
1669 Failed |= !RegName.consume_front(":");
1670 Failed |= RegName.consumeInteger(10, End);
1671 Failed |= !RegName.consume_back("]");
1672 if (!Failed) {
1673 unsigned NumRegs = End - Idx + 1;
1674 if (NumRegs > 1)
1675 return {Kind, Idx, NumRegs};
1676 }
1677 } else {
1678 unsigned Idx;
1679 bool Failed = RegName.getAsInteger(10, Idx);
1680 if (!Failed)
1681 return {Kind, Idx, 1};
1682 }
1683
1684 return {};
1685}
1686
1687std::tuple<char, unsigned, unsigned>
1689 StringRef RegName = Constraint;
1690 if (!RegName.consume_front("{") || !RegName.consume_back("}"))
1691 return {};
1693}
1694
1695std::pair<unsigned, unsigned>
1697 std::pair<unsigned, unsigned> Default,
1698 bool OnlyFirstRequired) {
1699 if (auto Attr = getIntegerPairAttribute(F, Name, OnlyFirstRequired))
1700 return {Attr->first, Attr->second.value_or(Default.second)};
1701 return Default;
1702}
1703
1704std::optional<std::pair<unsigned, std::optional<unsigned>>>
1706 bool OnlyFirstRequired) {
1707 Attribute A = F.getFnAttribute(Name);
1708 if (!A.isStringAttribute())
1709 return std::nullopt;
1710
1711 LLVMContext &Ctx = F.getContext();
1712 std::pair<unsigned, std::optional<unsigned>> Ints;
1713 std::pair<StringRef, StringRef> Strs = A.getValueAsString().split(',');
1714 if (Strs.first.trim().getAsInteger(0, Ints.first)) {
1715 Ctx.emitError("can't parse first integer attribute " + Name);
1716 return std::nullopt;
1717 }
1718 unsigned Second = 0;
1719 if (Strs.second.trim().getAsInteger(0, Second)) {
1720 if (!OnlyFirstRequired || !Strs.second.trim().empty()) {
1721 Ctx.emitError("can't parse second integer attribute " + Name);
1722 return std::nullopt;
1723 }
1724 } else {
1725 Ints.second = Second;
1726 }
1727
1728 return Ints;
1729}
1730
1732 unsigned Size,
1733 unsigned DefaultVal) {
1734 std::optional<SmallVector<unsigned>> R =
1736 return R.has_value() ? *R : SmallVector<unsigned>(Size, DefaultVal);
1737}
1738
1739std::optional<SmallVector<unsigned>>
1741 assert(Size > 2);
1742 LLVMContext &Ctx = F.getContext();
1743
1744 Attribute A = F.getFnAttribute(Name);
1745 if (!A.isValid())
1746 return std::nullopt;
1747 if (!A.isStringAttribute()) {
1748 Ctx.emitError(Name + " is not a string attribute");
1749 return std::nullopt;
1750 }
1751
1753
1754 StringRef S = A.getValueAsString();
1755 unsigned i = 0;
1756 for (; !S.empty() && i < Size; i++) {
1757 std::pair<StringRef, StringRef> Strs = S.split(',');
1758 unsigned IntVal;
1759 if (Strs.first.trim().getAsInteger(0, IntVal)) {
1760 Ctx.emitError("can't parse integer attribute " + Strs.first + " in " +
1761 Name);
1762 return std::nullopt;
1763 }
1764 Vals[i] = IntVal;
1765 S = Strs.second;
1766 }
1767
1768 if (!S.empty() || i < Size) {
1769 Ctx.emitError("attribute " + Name +
1770 " has incorrect number of integers; expected " +
1772 return std::nullopt;
1773 }
1774 return Vals;
1775}
1776
1777bool hasValueInRangeLikeMetadata(const MDNode &MD, int64_t Val) {
1778 assert((MD.getNumOperands() % 2 == 0) && "invalid number of operands!");
1779 for (unsigned I = 0, E = MD.getNumOperands() / 2; I != E; ++I) {
1780 auto Low =
1781 mdconst::extract<ConstantInt>(MD.getOperand(2 * I + 0))->getValue();
1782 auto High =
1783 mdconst::extract<ConstantInt>(MD.getOperand(2 * I + 1))->getValue();
1784 // There are two types of [A; B) ranges:
1785 // A < B, e.g. [4; 5) which is a range that only includes 4.
1786 // A > B, e.g. [5; 4) which is a range that wraps around and includes
1787 // everything except 4.
1788 if (Low.ult(High)) {
1789 if (Low.ule(Val) && High.ugt(Val))
1790 return true;
1791 } else {
1792 if (Low.uge(Val) && High.ult(Val))
1793 return true;
1794 }
1795 }
1796
1797 return false;
1798}
1799
1801 return (1 << (getVmcntBitWidthLo(Version.Major) +
1802 getVmcntBitWidthHi(Version.Major))) -
1803 1;
1804}
1805
1807 return (1 << getLoadcntBitWidth(Version.Major)) - 1;
1808}
1809
1811 return (1 << getSamplecntBitWidth(Version.Major)) - 1;
1812}
1813
1815 return (1 << getBvhcntBitWidth(Version.Major)) - 1;
1816}
1817
1819 return (1 << getExpcntBitWidth(Version.Major)) - 1;
1820}
1821
1823 return (1 << getLgkmcntBitWidth(Version.Major)) - 1;
1824}
1825
1827 return (1 << getDscntBitWidth(Version.Major)) - 1;
1828}
1829
1831 return (1 << getKmcntBitWidth(Version.Major)) - 1;
1832}
1833
1835 return (1 << getXcntBitWidth(Version.Major, Version.Minor)) - 1;
1836}
1837
1839 return (1 << getAsynccntBitWidth(Version.Major, Version.Minor)) - 1;
1840}
1841
1843 return (1 << getStorecntBitWidth(Version.Major)) - 1;
1844}
1845
1847 bool HasExtendedWaitCounts = IV.Major >= 12;
1848 if (HasExtendedWaitCounts) {
1851 } else {
1854 }
1864}
1865
1867 unsigned VmcntLo = getBitMask(getVmcntBitShiftLo(Version.Major),
1868 getVmcntBitWidthLo(Version.Major));
1869 unsigned Expcnt = getBitMask(getExpcntBitShift(Version.Major),
1870 getExpcntBitWidth(Version.Major));
1871 unsigned Lgkmcnt = getBitMask(getLgkmcntBitShift(Version.Major),
1872 getLgkmcntBitWidth(Version.Major));
1873 unsigned VmcntHi = getBitMask(getVmcntBitShiftHi(Version.Major),
1874 getVmcntBitWidthHi(Version.Major));
1875 return VmcntLo | Expcnt | Lgkmcnt | VmcntHi;
1876}
1877
1878unsigned decodeVmcnt(const IsaVersion &Version, unsigned Waitcnt) {
1879 unsigned VmcntLo = unpackBits(Waitcnt, getVmcntBitShiftLo(Version.Major),
1880 getVmcntBitWidthLo(Version.Major));
1881 unsigned VmcntHi = unpackBits(Waitcnt, getVmcntBitShiftHi(Version.Major),
1882 getVmcntBitWidthHi(Version.Major));
1883 return VmcntLo | VmcntHi << getVmcntBitWidthLo(Version.Major);
1884}
1885
1886unsigned decodeExpcnt(const IsaVersion &Version, unsigned Waitcnt) {
1887 return unpackBits(Waitcnt, getExpcntBitShift(Version.Major),
1888 getExpcntBitWidth(Version.Major));
1889}
1890
1891unsigned decodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt) {
1892 return unpackBits(Waitcnt, getLgkmcntBitShift(Version.Major),
1893 getLgkmcntBitWidth(Version.Major));
1894}
1895
1896void decodeWaitcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned &Vmcnt,
1897 unsigned &Expcnt, unsigned &Lgkmcnt) {
1898 Vmcnt = decodeVmcnt(Version, Waitcnt);
1899 Expcnt = decodeExpcnt(Version, Waitcnt);
1900 Lgkmcnt = decodeLgkmcnt(Version, Waitcnt);
1901}
1902
1903Waitcnt decodeWaitcnt(const IsaVersion &Version, unsigned Encoded) {
1904 Waitcnt Decoded;
1905 Decoded.set(LOAD_CNT, decodeVmcnt(Version, Encoded));
1906 Decoded.set(EXP_CNT, decodeExpcnt(Version, Encoded));
1907 Decoded.set(DS_CNT, decodeLgkmcnt(Version, Encoded));
1908 return Decoded;
1909}
1910
1911unsigned encodeVmcnt(const IsaVersion &Version, unsigned Waitcnt,
1912 unsigned Vmcnt) {
1913 Waitcnt = packBits(Vmcnt, Waitcnt, getVmcntBitShiftLo(Version.Major),
1914 getVmcntBitWidthLo(Version.Major));
1915 return packBits(Vmcnt >> getVmcntBitWidthLo(Version.Major), Waitcnt,
1916 getVmcntBitShiftHi(Version.Major),
1917 getVmcntBitWidthHi(Version.Major));
1918}
1919
1920unsigned encodeExpcnt(const IsaVersion &Version, unsigned Waitcnt,
1921 unsigned Expcnt) {
1922 return packBits(Expcnt, Waitcnt, getExpcntBitShift(Version.Major),
1923 getExpcntBitWidth(Version.Major));
1924}
1925
1926unsigned encodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt,
1927 unsigned Lgkmcnt) {
1928 return packBits(Lgkmcnt, Waitcnt, getLgkmcntBitShift(Version.Major),
1929 getLgkmcntBitWidth(Version.Major));
1930}
1931
1932unsigned encodeWaitcnt(const IsaVersion &Version, unsigned Vmcnt,
1933 unsigned Expcnt, unsigned Lgkmcnt) {
1934 unsigned Waitcnt = getWaitcntBitMask(Version);
1936 Waitcnt = encodeExpcnt(Version, Waitcnt, Expcnt);
1937 Waitcnt = encodeLgkmcnt(Version, Waitcnt, Lgkmcnt);
1938 return Waitcnt;
1939}
1940
1941unsigned encodeWaitcnt(const IsaVersion &Version, const Waitcnt &Decoded) {
1942 return encodeWaitcnt(Version, Decoded.get(LOAD_CNT), Decoded.get(EXP_CNT),
1943 Decoded.get(DS_CNT));
1944}
1945
1947 bool IsStore) {
1948 unsigned Dscnt = getBitMask(getDscntBitShift(Version.Major),
1949 getDscntBitWidth(Version.Major));
1950 if (IsStore) {
1951 unsigned Storecnt = getBitMask(getLoadcntStorecntBitShift(Version.Major),
1952 getStorecntBitWidth(Version.Major));
1953 return Dscnt | Storecnt;
1954 }
1955 unsigned Loadcnt = getBitMask(getLoadcntStorecntBitShift(Version.Major),
1956 getLoadcntBitWidth(Version.Major));
1957 return Dscnt | Loadcnt;
1958}
1959
1960Waitcnt decodeLoadcntDscnt(const IsaVersion &Version, unsigned LoadcntDscnt) {
1961 Waitcnt Decoded;
1962 Decoded.set(LOAD_CNT, unpackBits(LoadcntDscnt,
1963 getLoadcntStorecntBitShift(Version.Major),
1964 getLoadcntBitWidth(Version.Major)));
1965 Decoded.set(DS_CNT, unpackBits(LoadcntDscnt, getDscntBitShift(Version.Major),
1966 getDscntBitWidth(Version.Major)));
1967 return Decoded;
1968}
1969
1970Waitcnt decodeStorecntDscnt(const IsaVersion &Version, unsigned StorecntDscnt) {
1971 Waitcnt Decoded;
1972 Decoded.set(STORE_CNT, unpackBits(StorecntDscnt,
1973 getLoadcntStorecntBitShift(Version.Major),
1974 getStorecntBitWidth(Version.Major)));
1975 Decoded.set(DS_CNT, unpackBits(StorecntDscnt, getDscntBitShift(Version.Major),
1976 getDscntBitWidth(Version.Major)));
1977 return Decoded;
1978}
1979
1980static unsigned encodeLoadcnt(const IsaVersion &Version, unsigned Waitcnt,
1981 unsigned Loadcnt) {
1982 return packBits(Loadcnt, Waitcnt, getLoadcntStorecntBitShift(Version.Major),
1983 getLoadcntBitWidth(Version.Major));
1984}
1985
1986static unsigned encodeStorecnt(const IsaVersion &Version, unsigned Waitcnt,
1987 unsigned Storecnt) {
1988 return packBits(Storecnt, Waitcnt, getLoadcntStorecntBitShift(Version.Major),
1989 getStorecntBitWidth(Version.Major));
1990}
1991
1992static unsigned encodeDscnt(const IsaVersion &Version, unsigned Waitcnt,
1993 unsigned Dscnt) {
1994 return packBits(Dscnt, Waitcnt, getDscntBitShift(Version.Major),
1995 getDscntBitWidth(Version.Major));
1996}
1997
1998static unsigned encodeLoadcntDscnt(const IsaVersion &Version, unsigned Loadcnt,
1999 unsigned Dscnt) {
2000 unsigned Waitcnt = getCombinedCountBitMask(Version, false);
2001 Waitcnt = encodeLoadcnt(Version, Waitcnt, Loadcnt);
2003 return Waitcnt;
2004}
2005
2006unsigned encodeLoadcntDscnt(const IsaVersion &Version, const Waitcnt &Decoded) {
2007 return encodeLoadcntDscnt(Version, Decoded.get(LOAD_CNT),
2008 Decoded.get(DS_CNT));
2009}
2010
2012 unsigned Storecnt, unsigned Dscnt) {
2013 unsigned Waitcnt = getCombinedCountBitMask(Version, true);
2014 Waitcnt = encodeStorecnt(Version, Waitcnt, Storecnt);
2016 return Waitcnt;
2017}
2018
2020 const Waitcnt &Decoded) {
2021 return encodeStorecntDscnt(Version, Decoded.get(STORE_CNT),
2022 Decoded.get(DS_CNT));
2023}
2024
2025//===----------------------------------------------------------------------===//
2026// Custom Operand Values
2027//===----------------------------------------------------------------------===//
2028
2030 int Size,
2031 const MCSubtargetInfo &STI) {
2032 unsigned Enc = 0;
2033 for (int Idx = 0; Idx < Size; ++Idx) {
2034 const auto &Op = Opr[Idx];
2035 if (Op.isSupported(STI))
2036 Enc |= Op.encode(Op.Default);
2037 }
2038 return Enc;
2039}
2040
2042 int Size, unsigned Code,
2043 bool &HasNonDefaultVal,
2044 const MCSubtargetInfo &STI) {
2045 unsigned UsedOprMask = 0;
2046 HasNonDefaultVal = false;
2047 for (int Idx = 0; Idx < Size; ++Idx) {
2048 const auto &Op = Opr[Idx];
2049 if (!Op.isSupported(STI))
2050 continue;
2051 UsedOprMask |= Op.getMask();
2052 unsigned Val = Op.decode(Code);
2053 if (!Op.isValid(Val))
2054 return false;
2055 HasNonDefaultVal |= (Val != Op.Default);
2056 }
2057 return (Code & ~UsedOprMask) == 0;
2058}
2059
2060static bool decodeCustomOperand(const CustomOperandVal *Opr, int Size,
2061 unsigned Code, int &Idx, StringRef &Name,
2062 unsigned &Val, bool &IsDefault,
2063 const MCSubtargetInfo &STI) {
2064 while (Idx < Size) {
2065 const auto &Op = Opr[Idx++];
2066 if (Op.isSupported(STI)) {
2067 Name = Op.Name;
2068 Val = Op.decode(Code);
2069 IsDefault = (Val == Op.Default);
2070 return true;
2071 }
2072 }
2073
2074 return false;
2075}
2076
2078 int64_t InputVal) {
2079 if (InputVal < 0 || InputVal > Op.Max)
2080 return OPR_VAL_INVALID;
2081 return Op.encode(InputVal);
2082}
2083
2084static int encodeCustomOperand(const CustomOperandVal *Opr, int Size,
2085 const StringRef Name, int64_t InputVal,
2086 unsigned &UsedOprMask,
2087 const MCSubtargetInfo &STI) {
2088 int InvalidId = OPR_ID_UNKNOWN;
2089 for (int Idx = 0; Idx < Size; ++Idx) {
2090 const auto &Op = Opr[Idx];
2091 if (Op.Name == Name) {
2092 if (!Op.isSupported(STI)) {
2093 InvalidId = OPR_ID_UNSUPPORTED;
2094 continue;
2095 }
2096 auto OprMask = Op.getMask();
2097 if (OprMask & UsedOprMask)
2098 return OPR_ID_DUPLICATE;
2099 UsedOprMask |= OprMask;
2100 return encodeCustomOperandVal(Op, InputVal);
2101 }
2102 }
2103 return InvalidId;
2104}
2105
2106//===----------------------------------------------------------------------===//
2107// DepCtr
2108//===----------------------------------------------------------------------===//
2109
2110namespace DepCtr {
2111
2113 static int Default = -1;
2114 if (Default == -1)
2116 return Default;
2117}
2118
2119bool isSymbolicDepCtrEncoding(unsigned Code, bool &HasNonDefaultVal,
2120 const MCSubtargetInfo &STI) {
2122 HasNonDefaultVal, STI);
2123}
2124
2125bool decodeDepCtr(unsigned Code, int &Id, StringRef &Name, unsigned &Val,
2126 bool &IsDefault, const MCSubtargetInfo &STI) {
2127 return decodeCustomOperand(DepCtrInfo, DEP_CTR_SIZE, Code, Id, Name, Val,
2128 IsDefault, STI);
2129}
2130
2131int encodeDepCtr(const StringRef Name, int64_t Val, unsigned &UsedOprMask,
2132 const MCSubtargetInfo &STI) {
2133 return encodeCustomOperand(DepCtrInfo, DEP_CTR_SIZE, Name, Val, UsedOprMask,
2134 STI);
2135}
2136
2137unsigned getVaVdstBitMask() { return (1 << getVaVdstBitWidth()) - 1; }
2138
2139unsigned getVaSdstBitMask() { return (1 << getVaSdstBitWidth()) - 1; }
2140
2141unsigned getVaSsrcBitMask() { return (1 << getVaSsrcBitWidth()) - 1; }
2142
2144 return (1 << getHoldCntWidth(Version.Major, Version.Minor)) - 1;
2145}
2146
2147unsigned getVmVsrcBitMask() { return (1 << getVmVsrcBitWidth()) - 1; }
2148
2149unsigned getVaVccBitMask() { return (1 << getVaVccBitWidth()) - 1; }
2150
2151unsigned getSaSdstBitMask() { return (1 << getSaSdstBitWidth()) - 1; }
2152
2153unsigned decodeFieldVmVsrc(unsigned Encoded) {
2154 return unpackBits(Encoded, getVmVsrcBitShift(), getVmVsrcBitWidth());
2155}
2156
2157unsigned decodeFieldVaVdst(unsigned Encoded) {
2158 return unpackBits(Encoded, getVaVdstBitShift(), getVaVdstBitWidth());
2159}
2160
2161unsigned decodeFieldSaSdst(unsigned Encoded) {
2162 return unpackBits(Encoded, getSaSdstBitShift(), getSaSdstBitWidth());
2163}
2164
2165unsigned decodeFieldVaSdst(unsigned Encoded) {
2166 return unpackBits(Encoded, getVaSdstBitShift(), getVaSdstBitWidth());
2167}
2168
2169unsigned decodeFieldVaVcc(unsigned Encoded) {
2170 return unpackBits(Encoded, getVaVccBitShift(), getVaVccBitWidth());
2171}
2172
2173unsigned decodeFieldVaSsrc(unsigned Encoded) {
2174 return unpackBits(Encoded, getVaSsrcBitShift(), getVaSsrcBitWidth());
2175}
2176
2177unsigned decodeFieldHoldCnt(unsigned Encoded, const IsaVersion &Version) {
2178 return unpackBits(Encoded, getHoldCntBitShift(),
2179 getHoldCntWidth(Version.Major, Version.Minor));
2180}
2181
2182unsigned encodeFieldVmVsrc(unsigned Encoded, unsigned VmVsrc) {
2183 return packBits(VmVsrc, Encoded, getVmVsrcBitShift(), getVmVsrcBitWidth());
2184}
2185
2186unsigned encodeFieldVmVsrc(unsigned VmVsrc, const MCSubtargetInfo &STI) {
2187 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2188 return encodeFieldVmVsrc(Encoded, VmVsrc);
2189}
2190
2191unsigned encodeFieldVaVdst(unsigned Encoded, unsigned VaVdst) {
2192 return packBits(VaVdst, Encoded, getVaVdstBitShift(), getVaVdstBitWidth());
2193}
2194
2195unsigned encodeFieldVaVdst(unsigned VaVdst, const MCSubtargetInfo &STI) {
2196 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2197 return encodeFieldVaVdst(Encoded, VaVdst);
2198}
2199
2200unsigned encodeFieldSaSdst(unsigned Encoded, unsigned SaSdst) {
2201 return packBits(SaSdst, Encoded, getSaSdstBitShift(), getSaSdstBitWidth());
2202}
2203
2204unsigned encodeFieldSaSdst(unsigned SaSdst, const MCSubtargetInfo &STI) {
2205 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2206 return encodeFieldSaSdst(Encoded, SaSdst);
2207}
2208
2209unsigned encodeFieldVaSdst(unsigned Encoded, unsigned VaSdst) {
2210 return packBits(VaSdst, Encoded, getVaSdstBitShift(), getVaSdstBitWidth());
2211}
2212
2213unsigned encodeFieldVaSdst(unsigned VaSdst, const MCSubtargetInfo &STI) {
2214 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2215 return encodeFieldVaSdst(Encoded, VaSdst);
2216}
2217
2218unsigned encodeFieldVaVcc(unsigned Encoded, unsigned VaVcc) {
2219 return packBits(VaVcc, Encoded, getVaVccBitShift(), getVaVccBitWidth());
2220}
2221
2222unsigned encodeFieldVaVcc(unsigned VaVcc, const MCSubtargetInfo &STI) {
2223 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2224 return encodeFieldVaVcc(Encoded, VaVcc);
2225}
2226
2227unsigned encodeFieldVaSsrc(unsigned Encoded, unsigned VaSsrc) {
2228 return packBits(VaSsrc, Encoded, getVaSsrcBitShift(), getVaSsrcBitWidth());
2229}
2230
2231unsigned encodeFieldVaSsrc(unsigned VaSsrc, const MCSubtargetInfo &STI) {
2232 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2233 return encodeFieldVaSsrc(Encoded, VaSsrc);
2234}
2235
2236unsigned encodeFieldHoldCnt(unsigned Encoded, unsigned HoldCnt,
2237 const IsaVersion &Version) {
2238 return packBits(HoldCnt, Encoded, getHoldCntBitShift(),
2239 getHoldCntWidth(Version.Major, Version.Minor));
2240}
2241
2242unsigned encodeFieldHoldCnt(unsigned HoldCnt, const MCSubtargetInfo &STI) {
2243 unsigned Encoded = getDefaultDepCtrEncoding(STI);
2244 return encodeFieldHoldCnt(Encoded, HoldCnt, getIsaVersion(STI.getCPU()));
2245}
2246
2247} // namespace DepCtr
2248
2249//===----------------------------------------------------------------------===//
2250// exp tgt
2251//===----------------------------------------------------------------------===//
2252
2253namespace Exp {
2254
2255struct ExpTgt {
2257 unsigned Tgt;
2258 unsigned MaxIndex;
2259};
2260
2261// clang-format off
2262static constexpr ExpTgt ExpTgtInfo[] = {
2263 {{"null"}, ET_NULL, ET_NULL_MAX_IDX},
2264 {{"mrtz"}, ET_MRTZ, ET_MRTZ_MAX_IDX},
2265 {{"prim"}, ET_PRIM, ET_PRIM_MAX_IDX},
2266 {{"mrt"}, ET_MRT0, ET_MRT_MAX_IDX},
2267 {{"pos"}, ET_POS0, ET_POS_MAX_IDX},
2268 {{"dual_src_blend"},ET_DUAL_SRC_BLEND0, ET_DUAL_SRC_BLEND_MAX_IDX},
2269 {{"param"}, ET_PARAM0, ET_PARAM_MAX_IDX},
2270};
2271// clang-format on
2272
2273bool getTgtName(unsigned Id, StringRef &Name, int &Index) {
2274 for (const ExpTgt &Val : ExpTgtInfo) {
2275 if (Val.Tgt <= Id && Id <= Val.Tgt + Val.MaxIndex) {
2276 Index = (Val.MaxIndex == 0) ? -1 : (Id - Val.Tgt);
2277 Name = Val.Name;
2278 return true;
2279 }
2280 }
2281 return false;
2282}
2283
2284unsigned getTgtId(const StringRef Name) {
2285
2286 for (const ExpTgt &Val : ExpTgtInfo) {
2287 if (Val.MaxIndex == 0 && Name == Val.Name)
2288 return Val.Tgt;
2289
2290 if (Val.MaxIndex > 0 && Name.starts_with(Val.Name)) {
2291 StringRef Suffix = Name.drop_front(Val.Name.size());
2292
2293 unsigned Id;
2294 if (Suffix.getAsInteger(10, Id) || Id > Val.MaxIndex)
2295 return ET_INVALID;
2296
2297 // Disable leading zeroes
2298 if (Suffix.size() > 1 && Suffix[0] == '0')
2299 return ET_INVALID;
2300
2301 return Val.Tgt + Id;
2302 }
2303 }
2304 return ET_INVALID;
2305}
2306
2307bool isSupportedTgtId(unsigned Id, const MCSubtargetInfo &STI) {
2308 switch (Id) {
2309 case ET_NULL:
2310 return !isGFX11Plus(STI);
2311 case ET_POS4:
2312 case ET_PRIM:
2313 return isGFX10Plus(STI);
2314 case ET_DUAL_SRC_BLEND0:
2315 case ET_DUAL_SRC_BLEND1:
2316 return isGFX11Plus(STI);
2317 default:
2318 if (Id >= ET_PARAM0 && Id <= ET_PARAM31)
2319 return !isGFX11Plus(STI) || isGFX13Plus(STI);
2320 return true;
2321 }
2322}
2323
2324} // namespace Exp
2325
2326//===----------------------------------------------------------------------===//
2327// MTBUF Format
2328//===----------------------------------------------------------------------===//
2329
2330namespace MTBUFFormat {
2331
2332int64_t getDfmt(const StringRef Name) {
2333 for (int Id = DFMT_MIN; Id <= DFMT_MAX; ++Id) {
2334 if (Name == DfmtSymbolic[Id])
2335 return Id;
2336 }
2337 return DFMT_UNDEF;
2338}
2339
2341 assert(Id <= DFMT_MAX);
2342 return DfmtSymbolic[Id];
2343}
2344
2346 if (isSI(STI) || isCI(STI))
2347 return NfmtSymbolicSICI;
2348 if (isVI(STI) || isGFX9(STI))
2349 return NfmtSymbolicVI;
2350 return NfmtSymbolicGFX10;
2351}
2352
2353int64_t getNfmt(const StringRef Name, const MCSubtargetInfo &STI) {
2354 const auto *lookupTable = getNfmtLookupTable(STI);
2355 for (int Id = NFMT_MIN; Id <= NFMT_MAX; ++Id) {
2356 if (Name == lookupTable[Id])
2357 return Id;
2358 }
2359 return NFMT_UNDEF;
2360}
2361
2362StringRef getNfmtName(unsigned Id, const MCSubtargetInfo &STI) {
2363 assert(Id <= NFMT_MAX);
2364 return getNfmtLookupTable(STI)[Id];
2365}
2366
2367bool isValidDfmtNfmt(unsigned Id, const MCSubtargetInfo &STI) {
2368 unsigned Dfmt;
2369 unsigned Nfmt;
2370 decodeDfmtNfmt(Id, Dfmt, Nfmt);
2371 return isValidNfmt(Nfmt, STI);
2372}
2373
2374bool isValidNfmt(unsigned Id, const MCSubtargetInfo &STI) {
2375 return !getNfmtName(Id, STI).empty();
2376}
2377
2378int64_t encodeDfmtNfmt(unsigned Dfmt, unsigned Nfmt) {
2379 return (Dfmt << DFMT_SHIFT) | (Nfmt << NFMT_SHIFT);
2380}
2381
2382void decodeDfmtNfmt(unsigned Format, unsigned &Dfmt, unsigned &Nfmt) {
2383 Dfmt = (Format >> DFMT_SHIFT) & DFMT_MASK;
2384 Nfmt = (Format >> NFMT_SHIFT) & NFMT_MASK;
2385}
2386
2387int64_t getUnifiedFormat(const StringRef Name, const MCSubtargetInfo &STI) {
2388 if (isGFX11Plus(STI)) {
2389 for (int Id = UfmtGFX11::UFMT_FIRST; Id <= UfmtGFX11::UFMT_LAST; ++Id) {
2390 if (Name == UfmtSymbolicGFX11[Id])
2391 return Id;
2392 }
2393 } else {
2394 for (int Id = UfmtGFX10::UFMT_FIRST; Id <= UfmtGFX10::UFMT_LAST; ++Id) {
2395 if (Name == UfmtSymbolicGFX10[Id])
2396 return Id;
2397 }
2398 }
2399 return UFMT_UNDEF;
2400}
2401
2403 if (isValidUnifiedFormat(Id, STI))
2404 return isGFX10(STI) ? UfmtSymbolicGFX10[Id] : UfmtSymbolicGFX11[Id];
2405 return "";
2406}
2407
2408bool isValidUnifiedFormat(unsigned Id, const MCSubtargetInfo &STI) {
2409 return isGFX10(STI) ? Id <= UfmtGFX10::UFMT_LAST : Id <= UfmtGFX11::UFMT_LAST;
2410}
2411
2412int64_t convertDfmtNfmt2Ufmt(unsigned Dfmt, unsigned Nfmt,
2413 const MCSubtargetInfo &STI) {
2414 int64_t Fmt = encodeDfmtNfmt(Dfmt, Nfmt);
2415 if (isGFX11Plus(STI)) {
2416 for (int Id = UfmtGFX11::UFMT_FIRST; Id <= UfmtGFX11::UFMT_LAST; ++Id) {
2417 if (Fmt == DfmtNfmt2UFmtGFX11[Id])
2418 return Id;
2419 }
2420 } else {
2421 for (int Id = UfmtGFX10::UFMT_FIRST; Id <= UfmtGFX10::UFMT_LAST; ++Id) {
2422 if (Fmt == DfmtNfmt2UFmtGFX10[Id])
2423 return Id;
2424 }
2425 }
2426 return UFMT_UNDEF;
2427}
2428
2429bool isValidFormatEncoding(unsigned Val, const MCSubtargetInfo &STI) {
2430 return isGFX10Plus(STI) ? (Val <= UFMT_MAX) : (Val <= DFMT_NFMT_MAX);
2431}
2432
2434 if (isGFX10Plus(STI))
2435 return UFMT_DEFAULT;
2436 return DFMT_NFMT_DEFAULT;
2437}
2438
2439} // namespace MTBUFFormat
2440
2441//===----------------------------------------------------------------------===//
2442// SendMsg
2443//===----------------------------------------------------------------------===//
2444
2445namespace SendMsg {
2446
2450
2451bool isValidMsgId(int64_t MsgId, const MCSubtargetInfo &STI) {
2452 return (MsgId & ~(getMsgIdMask(STI))) == 0;
2453}
2454
2455bool isValidMsgOp(int64_t MsgId, int64_t OpId, const MCSubtargetInfo &STI,
2456 bool Strict) {
2457 assert(isValidMsgId(MsgId, STI));
2458
2459 if (!Strict)
2460 return 0 <= OpId && isUInt<OP_WIDTH_>(OpId);
2461
2462 if (msgRequiresOp(MsgId, STI)) {
2463 if (MsgId == ID_GS_PreGFX11 && OpId == OP_GS_NOP)
2464 return false;
2465
2466 return !getMsgOpName(MsgId, OpId, STI).empty();
2467 }
2468
2469 return OpId == OP_NONE_;
2470}
2471
2472bool isValidMsgStream(int64_t MsgId, int64_t OpId, int64_t StreamId,
2473 const MCSubtargetInfo &STI, bool Strict) {
2474 assert(isValidMsgOp(MsgId, OpId, STI, Strict));
2475
2476 if (!Strict)
2478
2479 if (!isGFX11Plus(STI)) {
2480 switch (MsgId) {
2481 case ID_GS_PreGFX11:
2484 return (OpId == OP_GS_NOP)
2487 }
2488 }
2489 return StreamId == STREAM_ID_NONE_;
2490}
2491
2492bool msgRequiresOp(int64_t MsgId, const MCSubtargetInfo &STI) {
2493 return MsgId == ID_SYSMSG ||
2494 (!isGFX11Plus(STI) &&
2495 (MsgId == ID_GS_PreGFX11 || MsgId == ID_GS_DONE_PreGFX11));
2496}
2497
2498bool msgSupportsStream(int64_t MsgId, int64_t OpId,
2499 const MCSubtargetInfo &STI) {
2500 return !isGFX11Plus(STI) &&
2501 (MsgId == ID_GS_PreGFX11 || MsgId == ID_GS_DONE_PreGFX11) &&
2502 OpId != OP_GS_NOP;
2503}
2504
2505void decodeMsg(unsigned Val, uint16_t &MsgId, uint16_t &OpId,
2506 uint16_t &StreamId, const MCSubtargetInfo &STI) {
2507 MsgId = Val & getMsgIdMask(STI);
2508 if (isGFX11Plus(STI)) {
2509 OpId = 0;
2510 StreamId = 0;
2511 } else {
2512 OpId = (Val & OP_MASK_) >> OP_SHIFT_;
2514 }
2515}
2516
2518 return MsgId | (OpId << OP_SHIFT_) | (StreamId << STREAM_ID_SHIFT_);
2519}
2520
2521bool msgDoesNotUseM0(int64_t MsgId, const MCSubtargetInfo &STI) {
2522 // Explicitly list message types that are known to not use m0.
2523 // This is safer than excluding only GS_ALLOC_REQ, in case new message
2524 // types are added in the future that do use m0.
2525 if (isGFX11Plus(STI)) {
2526 switch (MsgId) {
2528 return true;
2529 default:
2530 break;
2531 }
2532 }
2533 switch (MsgId) {
2534 case ID_SAVEWAVE:
2535 case ID_STALL_WAVE_GEN:
2536 case ID_HALT_WAVES:
2537 case ID_ORDERED_PS_DONE:
2539 case ID_GET_DOORBELL:
2540 case ID_GET_DDID:
2541 case ID_SYSMSG:
2542 return true;
2543 default:
2544 return false;
2545 }
2546}
2547
2548} // namespace SendMsg
2549
2550//===----------------------------------------------------------------------===//
2551//
2552//===----------------------------------------------------------------------===//
2553
2555 return F.getFnAttributeAsParsedInteger("InitialPSInputAddr", 0);
2556}
2557
2559 // As a safe default always respond as if PS has color exports.
2560 return F.getFnAttributeAsParsedInteger(
2561 "amdgpu-color-export",
2562 F.getCallingConv() == CallingConv::AMDGPU_PS ? 1 : 0) != 0;
2563}
2564
2566 return F.getFnAttributeAsParsedInteger("amdgpu-depth-export", 0) != 0;
2567}
2568
2570 unsigned BlockSize =
2571 F.getFnAttributeAsParsedInteger("amdgpu-dynamic-vgpr-block-size", 0);
2572
2573 if (BlockSize == 16 || BlockSize == 32)
2574 return BlockSize;
2575
2576 return 0;
2577}
2578
2579bool hasXNACK(const MCSubtargetInfo &STI) {
2580 return STI.hasFeature(AMDGPU::FeatureXNACK);
2581}
2582
2583bool hasSRAMECC(const MCSubtargetInfo &STI) {
2584 return STI.hasFeature(AMDGPU::FeatureSRAMECC);
2585}
2586
2588 return STI.hasFeature(AMDGPU::FeatureMIMG_R128) &&
2589 !STI.hasFeature(AMDGPU::FeatureR128A16);
2590}
2591
2592bool hasA16(const MCSubtargetInfo &STI) {
2593 return STI.hasFeature(AMDGPU::FeatureA16);
2594}
2595
2596bool hasG16(const MCSubtargetInfo &STI) {
2597 return STI.hasFeature(AMDGPU::FeatureG16);
2598}
2599
2601 return !STI.hasFeature(AMDGPU::FeatureUnpackedD16VMem) && !isCI(STI) &&
2602 !isSI(STI);
2603}
2604
2605bool hasGDS(const MCSubtargetInfo &STI) {
2606 return STI.hasFeature(AMDGPU::FeatureGDS);
2607}
2608
2609unsigned getNSAMaxSize(const MCSubtargetInfo &STI, bool HasSampler) {
2610 auto Version = getIsaVersion(STI.getCPU());
2611 if (Version.Major == 10)
2612 return Version.Minor >= 3 ? 13 : 5;
2613 if (Version.Major == 11)
2614 return 5;
2615 if (Version.Major >= 12)
2616 return HasSampler ? 4 : 5;
2617 return 0;
2618}
2619
2621 if (isGFX1250Plus(STI))
2622 return 32;
2623 return 16;
2624}
2625
2626bool isSI(const MCSubtargetInfo &STI) {
2627 return STI.hasFeature(AMDGPU::FeatureSouthernIslands);
2628}
2629
2630bool isCI(const MCSubtargetInfo &STI) {
2631 return STI.hasFeature(AMDGPU::FeatureSeaIslands);
2632}
2633
2634bool isVI(const MCSubtargetInfo &STI) {
2635 return STI.hasFeature(AMDGPU::FeatureVolcanicIslands);
2636}
2637
2638bool isGFX9(const MCSubtargetInfo &STI) {
2639 return STI.hasFeature(AMDGPU::FeatureGFX9);
2640}
2641
2643 return isGFX9(STI) || isGFX10(STI);
2644}
2645
2647 return isGFX9(STI) || isGFX10(STI) || isGFX11(STI);
2648}
2649
2651 return isVI(STI) || isGFX9(STI) || isGFX10(STI);
2652}
2653
2654bool isGFX8Plus(const MCSubtargetInfo &STI) {
2655 return isVI(STI) || isGFX9Plus(STI);
2656}
2657
2658bool isGFX9Plus(const MCSubtargetInfo &STI) {
2659 return isGFX9(STI) || isGFX10Plus(STI);
2660}
2661
2662bool isNotGFX9Plus(const MCSubtargetInfo &STI) { return !isGFX9Plus(STI); }
2663
2664bool isGFX10(const MCSubtargetInfo &STI) {
2665 return STI.hasFeature(AMDGPU::FeatureGFX10);
2666}
2667
2669 return isGFX10(STI) || isGFX11(STI);
2670}
2671
2673 return isGFX10(STI) || isGFX11Plus(STI);
2674}
2675
2676bool isGFX11(const MCSubtargetInfo &STI) {
2677 return STI.hasFeature(AMDGPU::FeatureGFX11);
2678}
2679
2681 return isGFX11(STI) || isGFX12Plus(STI);
2682}
2683
2684bool isGFX12(const MCSubtargetInfo &STI) {
2685 return STI.getFeatureBits()[AMDGPU::FeatureGFX12];
2686}
2687
2689 return isGFX12(STI) || isGFX13Plus(STI);
2690}
2691
2692bool isNotGFX12Plus(const MCSubtargetInfo &STI) { return !isGFX12Plus(STI); }
2693
2694bool isGFX1250(const MCSubtargetInfo &STI) {
2695 return STI.getFeatureBits()[AMDGPU::FeatureGFX1250Insts] && !isGFX13(STI);
2696}
2697
2699 return STI.getFeatureBits()[AMDGPU::FeatureGFX1250Insts];
2700}
2701
2702bool isGFX13(const MCSubtargetInfo &STI) {
2703 return STI.getFeatureBits()[AMDGPU::FeatureGFX13];
2704}
2705
2706bool isGFX13Plus(const MCSubtargetInfo &STI) { return isGFX13(STI); }
2707
2709 if (isGFX1250(STI))
2710 return false;
2711 return isGFX10Plus(STI);
2712}
2713
2714bool isNotGFX11Plus(const MCSubtargetInfo &STI) { return !isGFX11Plus(STI); }
2715
2717 return isSI(STI) || isCI(STI) || isVI(STI) || isGFX9(STI);
2718}
2719
2721 return isGFX10(STI) && !AMDGPU::isGFX10_BEncoding(STI);
2722}
2723
2725 return STI.hasFeature(AMDGPU::FeatureGCN3Encoding);
2726}
2727
2729 return STI.hasFeature(AMDGPU::FeatureGFX10_AEncoding);
2730}
2731
2733 return STI.hasFeature(AMDGPU::FeatureGFX10_BEncoding);
2734}
2735
2737 return STI.hasFeature(AMDGPU::FeatureGFX10_3Insts);
2738}
2739
2741 return isGFX10_BEncoding(STI) && !isGFX12Plus(STI);
2742}
2743
2744bool isGFX90A(const MCSubtargetInfo &STI) {
2745 return STI.hasFeature(AMDGPU::FeatureGFX90AInsts);
2746}
2747
2748bool isGFX940(const MCSubtargetInfo &STI) {
2749 return STI.hasFeature(AMDGPU::FeatureGFX940Insts);
2750}
2751
2753 return STI.hasFeature(AMDGPU::FeatureArchitectedFlatScratch);
2754}
2755
2757 return STI.hasFeature(AMDGPU::FeatureMAIInsts);
2758}
2759
2760bool hasVOPD(const MCSubtargetInfo &STI) {
2761 return STI.hasFeature(AMDGPU::FeatureVOPDInsts);
2762}
2763
2765 return STI.hasFeature(AMDGPU::FeatureDPPSrc1SGPR);
2766}
2767
2769 return STI.hasFeature(AMDGPU::FeatureKernargPreload);
2770}
2771
2772int32_t getTotalNumVGPRs(bool has90AInsts, int32_t ArgNumAGPR,
2773 int32_t ArgNumVGPR) {
2774 if (has90AInsts && ArgNumAGPR)
2775 return alignTo(ArgNumVGPR, 4) + ArgNumAGPR;
2776 return std::max(ArgNumVGPR, ArgNumAGPR);
2777}
2778
2780 const MCRegisterClass SGPRClass = TRI->getRegClass(AMDGPU::SReg_32RegClassID);
2781 const MCRegister FirstSubReg = TRI->getSubReg(Reg, AMDGPU::sub0);
2782 return SGPRClass.contains(FirstSubReg != 0 ? FirstSubReg : Reg) ||
2783 Reg == AMDGPU::SCC;
2784}
2785
2789
2790#define MAP_REG2REG \
2791 using namespace AMDGPU; \
2792 switch (Reg.id()) { \
2793 default: \
2794 return Reg; \
2795 CASE_CI_VI(FLAT_SCR) \
2796 CASE_CI_VI(FLAT_SCR_LO) \
2797 CASE_CI_VI(FLAT_SCR_HI) \
2798 CASE_VI_GFX9PLUS(TTMP0) \
2799 CASE_VI_GFX9PLUS(TTMP1) \
2800 CASE_VI_GFX9PLUS(TTMP2) \
2801 CASE_VI_GFX9PLUS(TTMP3) \
2802 CASE_VI_GFX9PLUS(TTMP4) \
2803 CASE_VI_GFX9PLUS(TTMP5) \
2804 CASE_VI_GFX9PLUS(TTMP6) \
2805 CASE_VI_GFX9PLUS(TTMP7) \
2806 CASE_VI_GFX9PLUS(TTMP8) \
2807 CASE_VI_GFX9PLUS(TTMP9) \
2808 CASE_VI_GFX9PLUS(TTMP10) \
2809 CASE_VI_GFX9PLUS(TTMP11) \
2810 CASE_VI_GFX9PLUS(TTMP12) \
2811 CASE_VI_GFX9PLUS(TTMP13) \
2812 CASE_VI_GFX9PLUS(TTMP14) \
2813 CASE_VI_GFX9PLUS(TTMP15) \
2814 CASE_VI_GFX9PLUS(TTMP0_TTMP1) \
2815 CASE_VI_GFX9PLUS(TTMP2_TTMP3) \
2816 CASE_VI_GFX9PLUS(TTMP4_TTMP5) \
2817 CASE_VI_GFX9PLUS(TTMP6_TTMP7) \
2818 CASE_VI_GFX9PLUS(TTMP8_TTMP9) \
2819 CASE_VI_GFX9PLUS(TTMP10_TTMP11) \
2820 CASE_VI_GFX9PLUS(TTMP12_TTMP13) \
2821 CASE_VI_GFX9PLUS(TTMP14_TTMP15) \
2822 CASE_VI_GFX9PLUS(TTMP0_TTMP1_TTMP2_TTMP3) \
2823 CASE_VI_GFX9PLUS(TTMP4_TTMP5_TTMP6_TTMP7) \
2824 CASE_VI_GFX9PLUS(TTMP8_TTMP9_TTMP10_TTMP11) \
2825 CASE_VI_GFX9PLUS(TTMP12_TTMP13_TTMP14_TTMP15) \
2826 CASE_VI_GFX9PLUS(TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7) \
2827 CASE_VI_GFX9PLUS(TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11) \
2828 CASE_VI_GFX9PLUS(TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
2829 CASE_VI_GFX9PLUS( \
2830 TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
2831 CASE_GFXPRE11_GFX11PLUS(M0) \
2832 CASE_GFXPRE11_GFX11PLUS(SGPR_NULL) \
2833 CASE_GFXPRE11_GFX11PLUS_TO(SGPR_NULL64, SGPR_NULL) \
2834 }
2835
2836#define CASE_CI_VI(node) \
2837 assert(!isSI(STI)); \
2838 case node: \
2839 return isCI(STI) ? node##_ci : node##_vi;
2840
2841#define CASE_VI_GFX9PLUS(node) \
2842 case node: \
2843 return isGFX9Plus(STI) ? node##_gfx9plus : node##_vi;
2844
2845#define CASE_GFXPRE11_GFX11PLUS(node) \
2846 case node: \
2847 return isGFX11Plus(STI) ? node##_gfx11plus : node##_gfxpre11;
2848
2849#define CASE_GFXPRE11_GFX11PLUS_TO(node, result) \
2850 case node: \
2851 return isGFX11Plus(STI) ? result##_gfx11plus : result##_gfxpre11;
2852
2854 if (STI.getTargetTriple().getArch() == Triple::r600)
2855 return Reg;
2857}
2858
2859#undef CASE_CI_VI
2860#undef CASE_VI_GFX9PLUS
2861#undef CASE_GFXPRE11_GFX11PLUS
2862#undef CASE_GFXPRE11_GFX11PLUS_TO
2863
2864#define CASE_CI_VI(node) \
2865 case node##_ci: \
2866 case node##_vi: \
2867 return node;
2868#define CASE_VI_GFX9PLUS(node) \
2869 case node##_vi: \
2870 case node##_gfx9plus: \
2871 return node;
2872#define CASE_GFXPRE11_GFX11PLUS(node) \
2873 case node##_gfx11plus: \
2874 case node##_gfxpre11: \
2875 return node;
2876#define CASE_GFXPRE11_GFX11PLUS_TO(node, result)
2877
2879
2881 switch (Reg.id()) {
2882 case AMDGPU::SRC_SHARED_BASE_LO:
2883 case AMDGPU::SRC_SHARED_BASE:
2884 case AMDGPU::SRC_SHARED_LIMIT_LO:
2885 case AMDGPU::SRC_SHARED_LIMIT:
2886 case AMDGPU::SRC_PRIVATE_BASE_LO:
2887 case AMDGPU::SRC_PRIVATE_BASE:
2888 case AMDGPU::SRC_PRIVATE_LIMIT_LO:
2889 case AMDGPU::SRC_PRIVATE_LIMIT:
2890 case AMDGPU::SRC_FLAT_SCRATCH_BASE_LO:
2891 case AMDGPU::SRC_FLAT_SCRATCH_BASE_HI:
2892 case AMDGPU::SRC_POPS_EXITING_WAVE_ID:
2893 return true;
2894 case AMDGPU::SRC_VCCZ:
2895 case AMDGPU::SRC_EXECZ:
2896 case AMDGPU::SRC_SCC:
2897 return true;
2898 case AMDGPU::SGPR_NULL:
2899 return true;
2900 default:
2901 return false;
2902 }
2903}
2904
2905#undef CASE_CI_VI
2906#undef CASE_VI_GFX9PLUS
2907#undef CASE_GFXPRE11_GFX11PLUS
2908#undef CASE_GFXPRE11_GFX11PLUS_TO
2909#undef MAP_REG2REG
2910
2911bool isKImmOperand(const MCInstrDesc &Desc, unsigned OpNo) {
2912 assert(OpNo < Desc.NumOperands);
2913 unsigned OpType = Desc.operands()[OpNo].OperandType;
2914 return OpType >= AMDGPU::OPERAND_KIMM_FIRST &&
2915 OpType <= AMDGPU::OPERAND_KIMM_LAST;
2916}
2917
2918bool isSISrcFPOperand(const MCInstrDesc &Desc, unsigned OpNo) {
2919 assert(OpNo < Desc.NumOperands);
2920 unsigned OpType = Desc.operands()[OpNo].OperandType;
2921 switch (OpType) {
2935 return true;
2936 default:
2937 return false;
2938 }
2939}
2940
2941bool isSISrcInlinableOperand(const MCInstrDesc &Desc, unsigned OpNo) {
2942 assert(OpNo < Desc.NumOperands);
2943 unsigned OpType = Desc.operands()[OpNo].OperandType;
2944 return (OpType >= AMDGPU::OPERAND_REG_INLINE_C_FIRST &&
2948}
2949
2950// Avoid using MCRegisterClass::getSize, since that function will go away
2951// (move from MC* level to Target* level). Return size in bits.
2952unsigned getRegBitWidth(unsigned RCID) {
2953 switch (RCID) {
2954 case AMDGPU::VGPR_16RegClassID:
2955 case AMDGPU::VGPR_16_Lo128RegClassID:
2956 case AMDGPU::SGPR_LO16RegClassID:
2957 case AMDGPU::AGPR_LO16RegClassID:
2958 return 16;
2959 case AMDGPU::SGPR_32RegClassID:
2960 case AMDGPU::VGPR_32RegClassID:
2961 case AMDGPU::VGPR_32_Lo256RegClassID:
2962 case AMDGPU::VRegOrLds_32RegClassID:
2963 case AMDGPU::AGPR_32RegClassID:
2964 case AMDGPU::VS_32RegClassID:
2965 case AMDGPU::AV_32RegClassID:
2966 case AMDGPU::SReg_32RegClassID:
2967 case AMDGPU::SReg_32_XM0RegClassID:
2968 case AMDGPU::SRegOrLds_32RegClassID:
2969 return 32;
2970 case AMDGPU::SGPR_64RegClassID:
2971 case AMDGPU::VS_64RegClassID:
2972 case AMDGPU::SReg_64RegClassID:
2973 case AMDGPU::VReg_64RegClassID:
2974 case AMDGPU::AReg_64RegClassID:
2975 case AMDGPU::SReg_64_XEXECRegClassID:
2976 case AMDGPU::VReg_64_Align2RegClassID:
2977 case AMDGPU::AReg_64_Align2RegClassID:
2978 case AMDGPU::AV_64RegClassID:
2979 case AMDGPU::AV_64_Align2RegClassID:
2980 case AMDGPU::VReg_64_Lo256_Align2RegClassID:
2981 case AMDGPU::VS_64_Lo256RegClassID:
2982 return 64;
2983 case AMDGPU::SGPR_96RegClassID:
2984 case AMDGPU::SReg_96RegClassID:
2985 case AMDGPU::VReg_96RegClassID:
2986 case AMDGPU::AReg_96RegClassID:
2987 case AMDGPU::VReg_96_Align2RegClassID:
2988 case AMDGPU::AReg_96_Align2RegClassID:
2989 case AMDGPU::AV_96RegClassID:
2990 case AMDGPU::AV_96_Align2RegClassID:
2991 case AMDGPU::VReg_96_Lo256_Align2RegClassID:
2992 return 96;
2993 case AMDGPU::SGPR_128RegClassID:
2994 case AMDGPU::SReg_128RegClassID:
2995 case AMDGPU::VReg_128RegClassID:
2996 case AMDGPU::AReg_128RegClassID:
2997 case AMDGPU::VReg_128_Align2RegClassID:
2998 case AMDGPU::AReg_128_Align2RegClassID:
2999 case AMDGPU::AV_128RegClassID:
3000 case AMDGPU::AV_128_Align2RegClassID:
3001 case AMDGPU::SReg_128_XNULLRegClassID:
3002 case AMDGPU::VReg_128_Lo256_Align2RegClassID:
3003 return 128;
3004 case AMDGPU::SGPR_160RegClassID:
3005 case AMDGPU::SReg_160RegClassID:
3006 case AMDGPU::VReg_160RegClassID:
3007 case AMDGPU::AReg_160RegClassID:
3008 case AMDGPU::VReg_160_Align2RegClassID:
3009 case AMDGPU::AReg_160_Align2RegClassID:
3010 case AMDGPU::AV_160RegClassID:
3011 case AMDGPU::AV_160_Align2RegClassID:
3012 case AMDGPU::VReg_160_Lo256_Align2RegClassID:
3013 return 160;
3014 case AMDGPU::SGPR_192RegClassID:
3015 case AMDGPU::SReg_192RegClassID:
3016 case AMDGPU::VReg_192RegClassID:
3017 case AMDGPU::AReg_192RegClassID:
3018 case AMDGPU::VReg_192_Align2RegClassID:
3019 case AMDGPU::AReg_192_Align2RegClassID:
3020 case AMDGPU::AV_192RegClassID:
3021 case AMDGPU::AV_192_Align2RegClassID:
3022 case AMDGPU::VReg_192_Lo256_Align2RegClassID:
3023 return 192;
3024 case AMDGPU::SGPR_224RegClassID:
3025 case AMDGPU::SReg_224RegClassID:
3026 case AMDGPU::VReg_224RegClassID:
3027 case AMDGPU::AReg_224RegClassID:
3028 case AMDGPU::VReg_224_Align2RegClassID:
3029 case AMDGPU::AReg_224_Align2RegClassID:
3030 case AMDGPU::AV_224RegClassID:
3031 case AMDGPU::AV_224_Align2RegClassID:
3032 case AMDGPU::VReg_224_Lo256_Align2RegClassID:
3033 return 224;
3034 case AMDGPU::SGPR_256RegClassID:
3035 case AMDGPU::SReg_256RegClassID:
3036 case AMDGPU::VReg_256RegClassID:
3037 case AMDGPU::AReg_256RegClassID:
3038 case AMDGPU::VReg_256_Align2RegClassID:
3039 case AMDGPU::AReg_256_Align2RegClassID:
3040 case AMDGPU::AV_256RegClassID:
3041 case AMDGPU::AV_256_Align2RegClassID:
3042 case AMDGPU::SReg_256_XNULLRegClassID:
3043 case AMDGPU::VReg_256_Lo256_Align2RegClassID:
3044 return 256;
3045 case AMDGPU::SGPR_288RegClassID:
3046 case AMDGPU::SReg_288RegClassID:
3047 case AMDGPU::VReg_288RegClassID:
3048 case AMDGPU::AReg_288RegClassID:
3049 case AMDGPU::VReg_288_Align2RegClassID:
3050 case AMDGPU::AReg_288_Align2RegClassID:
3051 case AMDGPU::AV_288RegClassID:
3052 case AMDGPU::AV_288_Align2RegClassID:
3053 case AMDGPU::VReg_288_Lo256_Align2RegClassID:
3054 return 288;
3055 case AMDGPU::SGPR_320RegClassID:
3056 case AMDGPU::SReg_320RegClassID:
3057 case AMDGPU::VReg_320RegClassID:
3058 case AMDGPU::AReg_320RegClassID:
3059 case AMDGPU::VReg_320_Align2RegClassID:
3060 case AMDGPU::AReg_320_Align2RegClassID:
3061 case AMDGPU::AV_320RegClassID:
3062 case AMDGPU::AV_320_Align2RegClassID:
3063 case AMDGPU::VReg_320_Lo256_Align2RegClassID:
3064 return 320;
3065 case AMDGPU::SGPR_352RegClassID:
3066 case AMDGPU::SReg_352RegClassID:
3067 case AMDGPU::VReg_352RegClassID:
3068 case AMDGPU::AReg_352RegClassID:
3069 case AMDGPU::VReg_352_Align2RegClassID:
3070 case AMDGPU::AReg_352_Align2RegClassID:
3071 case AMDGPU::AV_352RegClassID:
3072 case AMDGPU::AV_352_Align2RegClassID:
3073 case AMDGPU::VReg_352_Lo256_Align2RegClassID:
3074 return 352;
3075 case AMDGPU::SGPR_384RegClassID:
3076 case AMDGPU::SReg_384RegClassID:
3077 case AMDGPU::VReg_384RegClassID:
3078 case AMDGPU::AReg_384RegClassID:
3079 case AMDGPU::VReg_384_Align2RegClassID:
3080 case AMDGPU::AReg_384_Align2RegClassID:
3081 case AMDGPU::AV_384RegClassID:
3082 case AMDGPU::AV_384_Align2RegClassID:
3083 case AMDGPU::VReg_384_Lo256_Align2RegClassID:
3084 return 384;
3085 case AMDGPU::SGPR_512RegClassID:
3086 case AMDGPU::SReg_512RegClassID:
3087 case AMDGPU::VReg_512RegClassID:
3088 case AMDGPU::AReg_512RegClassID:
3089 case AMDGPU::VReg_512_Align2RegClassID:
3090 case AMDGPU::AReg_512_Align2RegClassID:
3091 case AMDGPU::AV_512RegClassID:
3092 case AMDGPU::AV_512_Align2RegClassID:
3093 case AMDGPU::VReg_512_Lo256_Align2RegClassID:
3094 return 512;
3095 case AMDGPU::SGPR_1024RegClassID:
3096 case AMDGPU::SReg_1024RegClassID:
3097 case AMDGPU::VReg_1024RegClassID:
3098 case AMDGPU::AReg_1024RegClassID:
3099 case AMDGPU::VReg_1024_Align2RegClassID:
3100 case AMDGPU::AReg_1024_Align2RegClassID:
3101 case AMDGPU::AV_1024RegClassID:
3102 case AMDGPU::AV_1024_Align2RegClassID:
3103 case AMDGPU::VReg_1024_Lo256_Align2RegClassID:
3104 return 1024;
3105 default:
3106 llvm_unreachable("Unexpected register class");
3107 }
3108}
3109
3110unsigned getRegBitWidth(const MCRegisterClass &RC) {
3111 return getRegBitWidth(RC.getID());
3112}
3113
3114bool isInlinableLiteral64(int64_t Literal, bool HasInv2Pi) {
3116 return true;
3117
3118 uint64_t Val = static_cast<uint64_t>(Literal);
3119 return (Val == llvm::bit_cast<uint64_t>(0.0)) ||
3120 (Val == llvm::bit_cast<uint64_t>(1.0)) ||
3121 (Val == llvm::bit_cast<uint64_t>(-1.0)) ||
3122 (Val == llvm::bit_cast<uint64_t>(0.5)) ||
3123 (Val == llvm::bit_cast<uint64_t>(-0.5)) ||
3124 (Val == llvm::bit_cast<uint64_t>(2.0)) ||
3125 (Val == llvm::bit_cast<uint64_t>(-2.0)) ||
3126 (Val == llvm::bit_cast<uint64_t>(4.0)) ||
3127 (Val == llvm::bit_cast<uint64_t>(-4.0)) ||
3128 (Val == 0x3fc45f306dc9c882 && HasInv2Pi);
3129}
3130
3131bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi) {
3133 return true;
3134
3135 // The actual type of the operand does not seem to matter as long
3136 // as the bits match one of the inline immediate values. For example:
3137 //
3138 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
3139 // so it is a legal inline immediate.
3140 //
3141 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
3142 // floating-point, so it is a legal inline immediate.
3143
3144 uint32_t Val = static_cast<uint32_t>(Literal);
3145 return (Val == llvm::bit_cast<uint32_t>(0.0f)) ||
3146 (Val == llvm::bit_cast<uint32_t>(1.0f)) ||
3147 (Val == llvm::bit_cast<uint32_t>(-1.0f)) ||
3148 (Val == llvm::bit_cast<uint32_t>(0.5f)) ||
3149 (Val == llvm::bit_cast<uint32_t>(-0.5f)) ||
3150 (Val == llvm::bit_cast<uint32_t>(2.0f)) ||
3151 (Val == llvm::bit_cast<uint32_t>(-2.0f)) ||
3152 (Val == llvm::bit_cast<uint32_t>(4.0f)) ||
3153 (Val == llvm::bit_cast<uint32_t>(-4.0f)) ||
3154 (Val == 0x3e22f983 && HasInv2Pi);
3155}
3156
3157bool isInlinableLiteralBF16(int16_t Literal, bool HasInv2Pi) {
3158 if (!HasInv2Pi)
3159 return false;
3161 return true;
3162 uint16_t Val = static_cast<uint16_t>(Literal);
3163 return Val == 0x3F00 || // 0.5
3164 Val == 0xBF00 || // -0.5
3165 Val == 0x3F80 || // 1.0
3166 Val == 0xBF80 || // -1.0
3167 Val == 0x4000 || // 2.0
3168 Val == 0xC000 || // -2.0
3169 Val == 0x4080 || // 4.0
3170 Val == 0xC080 || // -4.0
3171 Val == 0x3E22; // 1.0 / (2.0 * pi)
3172}
3173
3174bool isInlinableLiteralI16(int32_t Literal, bool HasInv2Pi) {
3175 return isInlinableLiteral32(Literal, HasInv2Pi);
3176}
3177
3178bool isInlinableLiteralFP16(int16_t Literal, bool HasInv2Pi) {
3179 if (!HasInv2Pi)
3180 return false;
3182 return true;
3183 uint16_t Val = static_cast<uint16_t>(Literal);
3184 return Val == 0x3C00 || // 1.0
3185 Val == 0xBC00 || // -1.0
3186 Val == 0x3800 || // 0.5
3187 Val == 0xB800 || // -0.5
3188 Val == 0x4000 || // 2.0
3189 Val == 0xC000 || // -2.0
3190 Val == 0x4400 || // 4.0
3191 Val == 0xC400 || // -4.0
3192 Val == 0x3118; // 1/2pi
3193}
3194
3195std::optional<unsigned> getInlineEncodingV216(bool IsFloat, uint32_t Literal) {
3196 // Unfortunately, the Instruction Set Architecture Reference Guide is
3197 // misleading about how the inline operands work for (packed) 16-bit
3198 // instructions. In a nutshell, the actual HW behavior is:
3199 //
3200 // - integer encodings (-16 .. 64) are always produced as sign-extended
3201 // 32-bit values
3202 // - float encodings are produced as:
3203 // - for F16 instructions: corresponding half-precision float values in
3204 // the LSBs, 0 in the MSBs
3205 // - for UI16 instructions: corresponding single-precision float value
3206 int32_t Signed = static_cast<int32_t>(Literal);
3207 if (Signed >= 0 && Signed <= 64)
3208 return 128 + Signed;
3209
3210 if (Signed >= -16 && Signed <= -1)
3211 return 192 + std::abs(Signed);
3212
3213 if (IsFloat) {
3214 // clang-format off
3215 switch (Literal) {
3216 case 0x3800: return 240; // 0.5
3217 case 0xB800: return 241; // -0.5
3218 case 0x3C00: return 242; // 1.0
3219 case 0xBC00: return 243; // -1.0
3220 case 0x4000: return 244; // 2.0
3221 case 0xC000: return 245; // -2.0
3222 case 0x4400: return 246; // 4.0
3223 case 0xC400: return 247; // -4.0
3224 case 0x3118: return 248; // 1.0 / (2.0 * pi)
3225 default: break;
3226 }
3227 // clang-format on
3228 } else {
3229 // clang-format off
3230 switch (Literal) {
3231 case 0x3F000000: return 240; // 0.5
3232 case 0xBF000000: return 241; // -0.5
3233 case 0x3F800000: return 242; // 1.0
3234 case 0xBF800000: return 243; // -1.0
3235 case 0x40000000: return 244; // 2.0
3236 case 0xC0000000: return 245; // -2.0
3237 case 0x40800000: return 246; // 4.0
3238 case 0xC0800000: return 247; // -4.0
3239 case 0x3E22F983: return 248; // 1.0 / (2.0 * pi)
3240 default: break;
3241 }
3242 // clang-format on
3243 }
3244
3245 return {};
3246}
3247
3248// Encoding of the literal as an inline constant for a V_PK_*_IU16 instruction
3249// or nullopt.
3250std::optional<unsigned> getInlineEncodingV2I16(uint32_t Literal) {
3251 return getInlineEncodingV216(false, Literal);
3252}
3253
3254// Encoding of the literal as an inline constant for a V_PK_*_BF16 instruction
3255// or nullopt.
3256std::optional<unsigned> getInlineEncodingV2BF16(uint32_t Literal) {
3257 int32_t Signed = static_cast<int32_t>(Literal);
3258 if (Signed >= 0 && Signed <= 64)
3259 return 128 + Signed;
3260
3261 if (Signed >= -16 && Signed <= -1)
3262 return 192 + std::abs(Signed);
3263
3264 // clang-format off
3265 switch (Literal) {
3266 case 0x3F00: return 240; // 0.5
3267 case 0xBF00: return 241; // -0.5
3268 case 0x3F80: return 242; // 1.0
3269 case 0xBF80: return 243; // -1.0
3270 case 0x4000: return 244; // 2.0
3271 case 0xC000: return 245; // -2.0
3272 case 0x4080: return 246; // 4.0
3273 case 0xC080: return 247; // -4.0
3274 case 0x3E22: return 248; // 1.0 / (2.0 * pi)
3275 default: break;
3276 }
3277 // clang-format on
3278
3279 return std::nullopt;
3280}
3281
3282// Encoding of the literal as an inline constant for a V_PK_*_F16 instruction
3283// or nullopt.
3284std::optional<unsigned> getInlineEncodingV2F16(uint32_t Literal) {
3285 return getInlineEncodingV216(true, Literal);
3286}
3287
3288// Encoding of the literal as an inline constant for V_PK_FMAC_F16 instruction
3289// or nullopt. This accounts for different inline constant behavior:
3290// - Pre-GFX11: fp16 inline constants have the value in low 16 bits, 0 in high
3291// - GFX11+: fp16 inline constants are duplicated into both halves
3293 bool IsGFX11Plus) {
3294 // Pre-GFX11 behavior: f16 in low bits, 0 in high bits
3295 if (!IsGFX11Plus)
3296 return getInlineEncodingV216(/*IsFloat=*/true, Literal);
3297
3298 // GFX11+ behavior: f16 duplicated in both halves
3299 // First, check for sign-extended integer inline constants (-16 to 64)
3300 // These work the same across all generations
3301 int32_t Signed = static_cast<int32_t>(Literal);
3302 if (Signed >= 0 && Signed <= 64)
3303 return 128 + Signed;
3304
3305 if (Signed >= -16 && Signed <= -1)
3306 return 192 + std::abs(Signed);
3307
3308 // For float inline constants on GFX11+, both halves must be equal
3309 uint16_t Lo = static_cast<uint16_t>(Literal);
3310 uint16_t Hi = static_cast<uint16_t>(Literal >> 16);
3311 if (Lo != Hi)
3312 return std::nullopt;
3313 return getInlineEncodingV216(/*IsFloat=*/true, Lo);
3314}
3315
3316// Whether the given literal can be inlined for a V_PK_* instruction.
3318 switch (OpType) {
3321 return getInlineEncodingV216(false, Literal).has_value();
3324 return getInlineEncodingV216(true, Literal).has_value();
3326 llvm_unreachable("OPERAND_REG_IMM_V2FP16_SPLAT is not supported");
3331 return false;
3332 default:
3333 llvm_unreachable("bad packed operand type");
3334 }
3335}
3336
3337// Whether the given literal can be inlined for a V_PK_*_IU16 instruction.
3341
3342// Whether the given literal can be inlined for a V_PK_*_BF16 instruction.
3346
3347// Whether the given literal can be inlined for a V_PK_*_F16 instruction.
3351
3352// Whether the given literal can be inlined for V_PK_FMAC_F16 instruction.
3354 return getPKFMACF16InlineEncoding(Literal, IsGFX11Plus).has_value();
3355}
3356
3357bool isValid32BitLiteral(uint64_t Val, bool IsFP64) {
3358 if (IsFP64)
3359 return !Lo_32(Val);
3360
3361 return isUInt<32>(Val) || isInt<32>(Val);
3362}
3363
3364int64_t encode32BitLiteral(int64_t Imm, OperandType Type, bool IsLit) {
3365 switch (Type) {
3366 default:
3367 break;
3372 return Imm & 0xffff;
3386 return Lo_32(Imm);
3388 return IsLit ? Imm : Hi_32(Imm);
3389 }
3390 return Imm;
3391}
3392
3394 const Function *F = A->getParent();
3395
3396 // Arguments to compute shaders are never a source of divergence.
3397 CallingConv::ID CC = F->getCallingConv();
3398 switch (CC) {
3401 return true;
3412 // For non-compute shaders, SGPR inputs are marked with either inreg or
3413 // byval. Everything else is in VGPRs.
3414 return A->hasAttribute(Attribute::InReg) ||
3415 A->hasAttribute(Attribute::ByVal);
3416 default:
3417 // TODO: treat i1 as divergent?
3418 return A->hasAttribute(Attribute::InReg);
3419 }
3420}
3421
3422bool isArgPassedInSGPR(const CallBase *CB, unsigned ArgNo) {
3423 // Arguments to compute shaders are never a source of divergence.
3425 switch (CC) {
3428 return true;
3439 // For non-compute shaders, SGPR inputs are marked with either inreg or
3440 // byval. Everything else is in VGPRs.
3441 return CB->paramHasAttr(ArgNo, Attribute::InReg) ||
3442 CB->paramHasAttr(ArgNo, Attribute::ByVal);
3443 default:
3444 return CB->paramHasAttr(ArgNo, Attribute::InReg);
3445 }
3446}
3447
3448static bool hasSMEMByteOffset(const MCSubtargetInfo &ST) {
3449 return isGCN3Encoding(ST) || isGFX10Plus(ST);
3450}
3451
3453 int64_t EncodedOffset) {
3454 if (isGFX12Plus(ST))
3455 return isUInt<23>(EncodedOffset);
3456
3457 return hasSMEMByteOffset(ST) ? isUInt<20>(EncodedOffset)
3458 : isUInt<8>(EncodedOffset);
3459}
3460
3462 int64_t EncodedOffset, bool IsBuffer) {
3463 if (isGFX12Plus(ST)) {
3464 if (IsBuffer && EncodedOffset < 0)
3465 return false;
3466 return isInt<24>(EncodedOffset);
3467 }
3468
3469 return !IsBuffer && hasSMRDSignedImmOffset(ST) && isInt<21>(EncodedOffset);
3470}
3471
3472static bool isDwordAligned(uint64_t ByteOffset) {
3473 return (ByteOffset & 3) == 0;
3474}
3475
3477 uint64_t ByteOffset) {
3478 if (hasSMEMByteOffset(ST))
3479 return ByteOffset;
3480
3481 assert(isDwordAligned(ByteOffset));
3482 return ByteOffset >> 2;
3483}
3484
3485std::optional<int64_t> getSMRDEncodedOffset(const MCSubtargetInfo &ST,
3486 int64_t ByteOffset, bool IsBuffer,
3487 bool HasSOffset) {
3488 // For unbuffered smem loads, it is illegal for the Immediate Offset to be
3489 // negative if the resulting (Offset + (M0 or SOffset or zero) is negative.
3490 // Handle case where SOffset is not present.
3491 if (!IsBuffer && !HasSOffset && ByteOffset < 0 && hasSMRDSignedImmOffset(ST))
3492 return std::nullopt;
3493
3494 if (isGFX12Plus(ST)) // 24 bit signed offsets
3495 return isInt<24>(ByteOffset) ? std::optional<int64_t>(ByteOffset)
3496 : std::nullopt;
3497
3498 // The signed version is always a byte offset.
3499 if (!IsBuffer && hasSMRDSignedImmOffset(ST)) {
3501 return isInt<20>(ByteOffset) ? std::optional<int64_t>(ByteOffset)
3502 : std::nullopt;
3503 }
3504
3505 if (!isDwordAligned(ByteOffset) && !hasSMEMByteOffset(ST))
3506 return std::nullopt;
3507
3508 int64_t EncodedOffset = convertSMRDOffsetUnits(ST, ByteOffset);
3509 return isLegalSMRDEncodedUnsignedOffset(ST, EncodedOffset)
3510 ? std::optional<int64_t>(EncodedOffset)
3511 : std::nullopt;
3512}
3513
3514std::optional<int64_t> getSMRDEncodedLiteralOffset32(const MCSubtargetInfo &ST,
3515 int64_t ByteOffset) {
3516 if (!isCI(ST) || !isDwordAligned(ByteOffset))
3517 return std::nullopt;
3518
3519 int64_t EncodedOffset = convertSMRDOffsetUnits(ST, ByteOffset);
3520 return isUInt<32>(EncodedOffset) ? std::optional<int64_t>(EncodedOffset)
3521 : std::nullopt;
3522}
3523
3525 if (ST.getFeatureBits().test(FeatureFlatOffsetBits12))
3526 return 12;
3527 if (ST.getFeatureBits().test(FeatureFlatOffsetBits24))
3528 return 24;
3529 return 13;
3530}
3531
3532namespace {
3533
3534struct SourceOfDivergence {
3535 unsigned Intr;
3536};
3537const SourceOfDivergence *lookupSourceOfDivergence(unsigned Intr);
3538
3539struct AlwaysUniform {
3540 unsigned Intr;
3541};
3542const AlwaysUniform *lookupAlwaysUniform(unsigned Intr);
3543
3544#define GET_SourcesOfDivergence_IMPL
3545#define GET_UniformIntrinsics_IMPL
3546#define GET_Gfx9BufferFormat_IMPL
3547#define GET_Gfx10BufferFormat_IMPL
3548#define GET_Gfx11PlusBufferFormat_IMPL
3549
3550#include "AMDGPUGenSearchableTables.inc"
3551
3552} // end anonymous namespace
3553
3554bool isIntrinsicSourceOfDivergence(unsigned IntrID) {
3555 return lookupSourceOfDivergence(IntrID);
3556}
3557
3558bool isIntrinsicAlwaysUniform(unsigned IntrID) {
3559 return lookupAlwaysUniform(IntrID);
3560}
3561
3563 uint8_t NumComponents,
3564 uint8_t NumFormat,
3565 const MCSubtargetInfo &STI) {
3566 return isGFX11Plus(STI) ? getGfx11PlusBufferFormatInfo(
3567 BitsPerComp, NumComponents, NumFormat)
3568 : isGFX10(STI)
3569 ? getGfx10BufferFormatInfo(BitsPerComp, NumComponents, NumFormat)
3570 : getGfx9BufferFormatInfo(BitsPerComp, NumComponents, NumFormat);
3571}
3572
3574 const MCSubtargetInfo &STI) {
3575 return isGFX11Plus(STI) ? getGfx11PlusBufferFormatInfo(Format)
3576 : isGFX10(STI) ? getGfx10BufferFormatInfo(Format)
3577 : getGfx9BufferFormatInfo(Format);
3578}
3579
3581 const MCRegisterInfo &MRI) {
3582 const unsigned VGPRClasses[] = {
3583 AMDGPU::VGPR_16RegClassID, AMDGPU::VGPR_32RegClassID,
3584 AMDGPU::VReg_64RegClassID, AMDGPU::VReg_96RegClassID,
3585 AMDGPU::VReg_128RegClassID, AMDGPU::VReg_160RegClassID,
3586 AMDGPU::VReg_192RegClassID, AMDGPU::VReg_224RegClassID,
3587 AMDGPU::VReg_256RegClassID, AMDGPU::VReg_288RegClassID,
3588 AMDGPU::VReg_320RegClassID, AMDGPU::VReg_352RegClassID,
3589 AMDGPU::VReg_384RegClassID, AMDGPU::VReg_512RegClassID,
3590 AMDGPU::VReg_1024RegClassID};
3591
3592 for (unsigned RCID : VGPRClasses) {
3593 const MCRegisterClass &RC = MRI.getRegClass(RCID);
3594 if (RC.contains(Reg))
3595 return &RC;
3596 }
3597
3598 return nullptr;
3599}
3600
3602 unsigned Enc = MRI.getEncodingValue(Reg);
3603 unsigned Idx = Enc & AMDGPU::HWEncoding::REG_IDX_MASK;
3604 return Idx >> 8;
3605}
3606
3608 const MCRegisterInfo &MRI) {
3609 unsigned Enc = MRI.getEncodingValue(Reg);
3610 unsigned Idx = Enc & AMDGPU::HWEncoding::REG_IDX_MASK;
3611 if (Idx >= 0x100)
3612 return MCRegister();
3613
3614 const MCRegisterClass *RC = getVGPRPhysRegClass(Reg, MRI);
3615 if (!RC)
3616 return MCRegister();
3617
3618 Idx |= MSBs << 8;
3619 if (RC->getID() == AMDGPU::VGPR_16RegClassID) {
3620 // This class has 2048 registers with interleaved lo16 and hi16.
3621 Idx *= 2;
3623 ++Idx;
3624 }
3625
3626 return RC->getRegister(Idx);
3627}
3628
3629static std::optional<unsigned>
3630convertSetRegImmToVgprMSBs(unsigned Imm, unsigned Simm16,
3631 bool HasSetregVGPRMSBFixup) {
3632 constexpr unsigned VGPRMSBShift =
3634
3635 auto [HwRegId, Offset, Size] = Hwreg::HwregEncoding::decode(Simm16);
3636 if (HwRegId != Hwreg::ID_MODE ||
3637 (!HasSetregVGPRMSBFixup && (Offset + Size) < VGPRMSBShift))
3638 return {};
3639 // If there is SetregVGPRMSBFixup then Offset is ignored.
3640 if (!HasSetregVGPRMSBFixup)
3641 Imm <<= Offset;
3642 Imm = (Imm & Hwreg::VGPR_MSB_MASK) >> VGPRMSBShift;
3643 if (!HasSetregVGPRMSBFixup)
3645 return llvm::rotr<uint8_t>(static_cast<uint8_t>(Imm), /*R=*/2);
3646}
3647
3648std::optional<unsigned> convertSetRegImmToVgprMSBs(const MachineInstr &MI,
3649 bool HasSetregVGPRMSBFixup) {
3650 assert(MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32);
3651 return convertSetRegImmToVgprMSBs(MI.getOperand(0).getImm(),
3652 MI.getOperand(1).getImm(),
3653 HasSetregVGPRMSBFixup);
3654}
3655
3656std::optional<unsigned> convertSetRegImmToVgprMSBs(const MCInst &MI,
3657 bool HasSetregVGPRMSBFixup) {
3658 assert(MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32_gfx12);
3659 return convertSetRegImmToVgprMSBs(MI.getOperand(0).getImm(),
3660 MI.getOperand(1).getImm(),
3661 HasSetregVGPRMSBFixup);
3662}
3663
3664std::pair<const AMDGPU::OpName *, const AMDGPU::OpName *>
3666 static const AMDGPU::OpName VOPOps[4] = {
3667 AMDGPU::OpName::src0, AMDGPU::OpName::src1, AMDGPU::OpName::src2,
3668 AMDGPU::OpName::vdst};
3669 static const AMDGPU::OpName VDSOps[4] = {
3670 AMDGPU::OpName::addr, AMDGPU::OpName::data0, AMDGPU::OpName::data1,
3671 AMDGPU::OpName::vdst};
3672 static const AMDGPU::OpName FLATOps[4] = {
3673 AMDGPU::OpName::vaddr, AMDGPU::OpName::vdata,
3674 AMDGPU::OpName::NUM_OPERAND_NAMES, AMDGPU::OpName::vdst};
3675 static const AMDGPU::OpName BUFOps[4] = {
3676 AMDGPU::OpName::vaddr, AMDGPU::OpName::NUM_OPERAND_NAMES,
3677 AMDGPU::OpName::NUM_OPERAND_NAMES, AMDGPU::OpName::vdata};
3678 static const AMDGPU::OpName VIMGOps[4] = {
3679 AMDGPU::OpName::vaddr0, AMDGPU::OpName::vaddr1, AMDGPU::OpName::vaddr2,
3680 AMDGPU::OpName::vdata};
3681
3682 // For VOPD instructions MSB of a corresponding Y component operand VGPR
3683 // address is supposed to match X operand, otherwise VOPD shall not be
3684 // combined.
3685 static const AMDGPU::OpName VOPDOpsX[4] = {
3686 AMDGPU::OpName::src0X, AMDGPU::OpName::vsrc1X, AMDGPU::OpName::vsrc2X,
3687 AMDGPU::OpName::vdstX};
3688 static const AMDGPU::OpName VOPDOpsY[4] = {
3689 AMDGPU::OpName::src0Y, AMDGPU::OpName::vsrc1Y, AMDGPU::OpName::vsrc2Y,
3690 AMDGPU::OpName::vdstY};
3691
3692 // VOP2 MADMK instructions use src0, imm, src1 scheme.
3693 static const AMDGPU::OpName VOP2MADMKOps[4] = {
3694 AMDGPU::OpName::src0, AMDGPU::OpName::NUM_OPERAND_NAMES,
3695 AMDGPU::OpName::src1, AMDGPU::OpName::vdst};
3696 static const AMDGPU::OpName VOPDFMAMKOpsX[4] = {
3697 AMDGPU::OpName::src0X, AMDGPU::OpName::NUM_OPERAND_NAMES,
3698 AMDGPU::OpName::vsrc1X, AMDGPU::OpName::vdstX};
3699 static const AMDGPU::OpName VOPDFMAMKOpsY[4] = {
3700 AMDGPU::OpName::src0Y, AMDGPU::OpName::NUM_OPERAND_NAMES,
3701 AMDGPU::OpName::vsrc1Y, AMDGPU::OpName::vdstY};
3702
3703 unsigned TSFlags = Desc.TSFlags;
3704
3705 if (TSFlags &
3708 switch (Desc.getOpcode()) {
3709 // LD_SCALE operands ignore MSB.
3710 case AMDGPU::V_WMMA_LD_SCALE_PAIRED_B32:
3711 case AMDGPU::V_WMMA_LD_SCALE_PAIRED_B32_gfx1250:
3712 case AMDGPU::V_WMMA_LD_SCALE16_PAIRED_B64:
3713 case AMDGPU::V_WMMA_LD_SCALE16_PAIRED_B64_gfx1250:
3714 return {};
3715 case AMDGPU::V_FMAMK_F16:
3716 case AMDGPU::V_FMAMK_F16_t16:
3717 case AMDGPU::V_FMAMK_F16_t16_gfx12:
3718 case AMDGPU::V_FMAMK_F16_fake16:
3719 case AMDGPU::V_FMAMK_F16_fake16_gfx12:
3720 case AMDGPU::V_FMAMK_F32:
3721 case AMDGPU::V_FMAMK_F32_gfx12:
3722 case AMDGPU::V_FMAMK_F64:
3723 case AMDGPU::V_FMAMK_F64_gfx1250:
3724 return {VOP2MADMKOps, nullptr};
3725 default:
3726 break;
3727 }
3728 return {VOPOps, nullptr};
3729 }
3730
3731 if (TSFlags & SIInstrFlags::DS)
3732 return {VDSOps, nullptr};
3733
3734 if (TSFlags & SIInstrFlags::FLAT)
3735 return {FLATOps, nullptr};
3736
3737 if (TSFlags & (SIInstrFlags::MUBUF | SIInstrFlags::MTBUF))
3738 return {BUFOps, nullptr};
3739
3740 if (TSFlags & SIInstrFlags::VIMAGE)
3741 return {VIMGOps, nullptr};
3742
3743 if (AMDGPU::isVOPD(Desc.getOpcode())) {
3744 auto [OpX, OpY] = getVOPDComponents(Desc.getOpcode());
3745 return {(OpX == AMDGPU::V_FMAMK_F32) ? VOPDFMAMKOpsX : VOPDOpsX,
3746 (OpY == AMDGPU::V_FMAMK_F32) ? VOPDFMAMKOpsY : VOPDOpsY};
3747 }
3748
3749 assert(!(TSFlags & SIInstrFlags::MIMG));
3750
3751 if (TSFlags & (SIInstrFlags::VSAMPLE | SIInstrFlags::EXP))
3752 llvm_unreachable("Sample and export VGPR lowering is not implemented and"
3753 " these instructions are not expected on gfx1250");
3754
3755 return {};
3756}
3757
3758bool supportsScaleOffset(const MCInstrInfo &MII, unsigned Opcode) {
3759 uint64_t TSFlags = MII.get(Opcode).TSFlags;
3760
3761 if (TSFlags & SIInstrFlags::SMRD)
3762 return !getSMEMIsBuffer(Opcode);
3763 if (!(TSFlags & SIInstrFlags::FLAT))
3764 return false;
3765
3766 // Only SV and SVS modes are supported.
3767 if (TSFlags & SIInstrFlags::FlatScratch)
3768 return hasNamedOperand(Opcode, OpName::vaddr);
3769
3770 // Only GVS mode is supported.
3771 return hasNamedOperand(Opcode, OpName::vaddr) &&
3772 hasNamedOperand(Opcode, OpName::saddr);
3773
3774 return false;
3775}
3776
3777bool hasAny64BitVGPROperands(const MCInstrDesc &OpDesc, const MCInstrInfo &MII,
3778 const MCSubtargetInfo &ST) {
3779 for (auto OpName : {OpName::vdst, OpName::src0, OpName::src1, OpName::src2}) {
3780 int Idx = getNamedOperandIdx(OpDesc.getOpcode(), OpName);
3781 if (Idx == -1)
3782 continue;
3783
3784 const MCOperandInfo &OpInfo = OpDesc.operands()[Idx];
3785 int16_t RegClass = MII.getOpRegClassID(
3786 OpInfo, ST.getHwMode(MCSubtargetInfo::HwMode_RegInfo));
3787 if (RegClass == AMDGPU::VReg_64RegClassID ||
3788 RegClass == AMDGPU::VReg_64_Align2RegClassID)
3789 return true;
3790 }
3791
3792 return false;
3793}
3794
3795bool isDPALU_DPP32BitOpc(unsigned Opc) {
3796 switch (Opc) {
3797 case AMDGPU::V_MUL_LO_U32_e64:
3798 case AMDGPU::V_MUL_LO_U32_e64_dpp:
3799 case AMDGPU::V_MUL_LO_U32_e64_dpp_gfx1250:
3800 case AMDGPU::V_MUL_HI_U32_e64:
3801 case AMDGPU::V_MUL_HI_U32_e64_dpp:
3802 case AMDGPU::V_MUL_HI_U32_e64_dpp_gfx1250:
3803 case AMDGPU::V_MUL_HI_I32_e64:
3804 case AMDGPU::V_MUL_HI_I32_e64_dpp:
3805 case AMDGPU::V_MUL_HI_I32_e64_dpp_gfx1250:
3806 case AMDGPU::V_MAD_U32_e64:
3807 case AMDGPU::V_MAD_U32_e64_dpp:
3808 case AMDGPU::V_MAD_U32_e64_dpp_gfx1250:
3809 return true;
3810 default:
3811 return false;
3812 }
3813}
3814
3815bool isDPALU_DPP(const MCInstrDesc &OpDesc, const MCInstrInfo &MII,
3816 const MCSubtargetInfo &ST) {
3817 if (!ST.hasFeature(AMDGPU::FeatureDPALU_DPP))
3818 return false;
3819
3820 if (isDPALU_DPP32BitOpc(OpDesc.getOpcode()))
3821 return ST.hasFeature(AMDGPU::FeatureGFX1250Insts);
3822
3823 return hasAny64BitVGPROperands(OpDesc, MII, ST);
3824}
3825
3827 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize32768))
3828 return 64;
3829 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize65536))
3830 return 128;
3831 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize163840))
3832 return 320;
3833 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize327680))
3834 return 512;
3835 return 64; // In sync with getAddressableLocalMemorySize
3836}
3837
3838bool isPackedFP32Inst(unsigned Opc) {
3839 switch (Opc) {
3840 case AMDGPU::V_PK_ADD_F32:
3841 case AMDGPU::V_PK_ADD_F32_gfx12:
3842 case AMDGPU::V_PK_MUL_F32:
3843 case AMDGPU::V_PK_MUL_F32_gfx12:
3844 case AMDGPU::V_PK_FMA_F32:
3845 case AMDGPU::V_PK_FMA_F32_gfx12:
3846 return true;
3847 default:
3848 return false;
3849 }
3850}
3851
3852const std::array<unsigned, 3> &ClusterDimsAttr::getDims() const {
3853 assert(isFixedDims() && "expect kind to be FixedDims");
3854 return Dims;
3855}
3856
3857std::string ClusterDimsAttr::to_string() const {
3858 SmallString<10> Buffer;
3859 raw_svector_ostream OS(Buffer);
3860
3861 switch (getKind()) {
3862 case Kind::Unknown:
3863 return "";
3864 case Kind::NoCluster: {
3865 OS << EncoNoCluster << ',' << EncoNoCluster << ',' << EncoNoCluster;
3866 return Buffer.c_str();
3867 }
3868 case Kind::VariableDims: {
3869 OS << EncoVariableDims << ',' << EncoVariableDims << ','
3870 << EncoVariableDims;
3871 return Buffer.c_str();
3872 }
3873 case Kind::FixedDims: {
3874 OS << Dims[0] << ',' << Dims[1] << ',' << Dims[2];
3875 return Buffer.c_str();
3876 }
3877 }
3878 llvm_unreachable("Unknown ClusterDimsAttr kind");
3879}
3880
3882 std::optional<SmallVector<unsigned>> Attr =
3883 getIntegerVecAttribute(F, "amdgpu-cluster-dims", /*Size=*/3);
3885
3886 if (!Attr.has_value())
3887 AttrKind = Kind::Unknown;
3888 else if (all_of(*Attr, equal_to(EncoNoCluster)))
3889 AttrKind = Kind::NoCluster;
3890 else if (all_of(*Attr, equal_to(EncoVariableDims)))
3891 AttrKind = Kind::VariableDims;
3892
3893 ClusterDimsAttr A(AttrKind);
3894 if (AttrKind == Kind::FixedDims)
3895 A.Dims = {(*Attr)[0], (*Attr)[1], (*Attr)[2]};
3896
3897 return A;
3898}
3899
3900} // namespace AMDGPU
3901
3904 switch (S) {
3906 OS << "Unsupported";
3907 break;
3909 OS << "Any";
3910 break;
3912 OS << "Off";
3913 break;
3915 OS << "On";
3916 break;
3917 }
3918 return OS;
3919}
3920
3921} // namespace llvm
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
static llvm::cl::opt< unsigned > DefaultAMDHSACodeObjectVersion("amdhsa-code-object-version", llvm::cl::Hidden, llvm::cl::init(llvm::AMDGPU::AMDHSA_COV6), llvm::cl::desc("Set default AMDHSA Code Object Version (module flag " "or asm directive still take priority if present)"))
#define MAP_REG2REG
Provides AMDGPU specific target descriptions.
MC layer struct for AMDGPUMCKernelCodeT, provides MCExpr functionality where required.
@ AMD_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32
This file contains the simple types necessary to represent the attributes associated with functions a...
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
static GCRegistry::Add< CoreCLRGC > E("coreclr", "CoreCLR-compatible GC")
This file contains the declarations for the subclasses of Constant, which represent the different fla...
IRTranslator LLVM IR MI
#define RegName(no)
#define F(x, y, z)
Definition MD5.cpp:54
#define I(x, y, z)
Definition MD5.cpp:57
Register Reg
Register const TargetRegisterInfo * TRI
This file contains the declarations for metadata subclasses.
#define T
uint64_t High
if(PassOpts->AAPipeline)
#define S_00B848_MEM_ORDERED(x)
Definition SIDefines.h:1248
#define S_00B848_WGP_MODE(x)
Definition SIDefines.h:1245
#define S_00B848_FWD_PROGRESS(x)
Definition SIDefines.h:1251
This file contains some functions that are useful when dealing with strings.
static const int BlockSize
Definition TarWriter.cpp:33
static const uint32_t IV[8]
Definition blake3_impl.h:83
static ClusterDimsAttr get(const Function &F)
const std::array< unsigned, 3 > & getDims() const
TargetIDSetting getXnackSetting() const
void print(raw_ostream &OS) const
Write string representation to OS.
AMDGPUTargetID(const MCSubtargetInfo &STI)
void setTargetIDFromTargetIDStream(StringRef TargetID)
TargetIDSetting getSramEccSetting() const
unsigned getIndexInParsedOperands(unsigned CompOprIdx) const
unsigned getIndexOfSrcInParsedOperands(unsigned CompSrcIdx) const
std::optional< unsigned > getInvalidCompOperandIndex(std::function< MCRegister(unsigned, unsigned)> GetRegIdx, const MCRegisterInfo &MRI, bool SkipSrc=false, bool AllowSameVGPR=false, bool VOPD3=false) const
std::array< MCRegister, Component::MAX_OPR_NUM > RegIndices
Represents the counter values to wait for in an s_waitcnt instruction.
LLVM_DUMP_METHOD void dump() const
unsigned get(InstCounterType T) const
void set(InstCounterType T, unsigned Val)
This class represents an incoming formal argument to a Function.
Definition Argument.h:32
Functions, function parameters, and return types can have attributes to indicate how they should be t...
Definition Attributes.h:105
Base class for all callable instructions (InvokeInst and CallInst) Holds everything related to callin...
CallingConv::ID getCallingConv() const
LLVM_ABI bool paramHasAttr(unsigned ArgNo, Attribute::AttrKind Kind) const
Determine whether the argument or parameter has the given attribute.
constexpr bool test(unsigned I) const
unsigned getAddressSpace() const
This is an important class for using LLVM in a threaded context.
Definition LLVMContext.h:68
Instances of this class represent a single low-level machine instruction.
Definition MCInst.h:188
Describe properties that are true of each instruction in the target description file.
unsigned getNumOperands() const
Return the number of declared MachineOperands for this MachineInstruction.
ArrayRef< MCOperandInfo > operands() const
bool mayStore() const
Return true if this instruction could possibly modify memory.
bool mayLoad() const
Return true if this instruction could possibly read memory.
unsigned getNumDefs() const
Return the number of MachineOperands that are register definitions.
int getOperandConstraint(unsigned OpNum, MCOI::OperandConstraint Constraint) const
Returns the value of the specified operand constraint if it is present.
unsigned getOpcode() const
Return the opcode number for this descriptor.
Interface to description of machine instruction set.
Definition MCInstrInfo.h:27
const MCInstrDesc & get(unsigned Opcode) const
Return the machine instruction descriptor that corresponds to the specified instruction opcode.
Definition MCInstrInfo.h:90
int16_t getOpRegClassID(const MCOperandInfo &OpInfo, unsigned HwModeId) const
Return the ID of the register class to use for OpInfo, for the active HwMode HwModeId.
Definition MCInstrInfo.h:80
This holds information about one operand of a machine instruction, indicating the register class for ...
Definition MCInstrDesc.h:86
MCRegisterClass - Base class of TargetRegisterClass.
unsigned getID() const
getID() - Return the register class ID number.
MCRegister getRegister(unsigned i) const
getRegister - Return the specified register in the class.
bool contains(MCRegister Reg) const
contains - Return true if the specified register is included in this register class.
MCRegisterInfo base class - We assume that the target defines a static array of MCRegisterDesc object...
bool regsOverlap(MCRegister RegA, MCRegister RegB) const
Returns true if the two registers are equal or alias each other.
uint16_t getEncodingValue(MCRegister Reg) const
Returns the encoding for Reg.
const MCRegisterClass & getRegClass(unsigned i) const
Returns the register class associated with the enumeration value.
MCRegister getSubReg(MCRegister Reg, unsigned Idx) const
Returns the physical register number of sub-register "Index" for physical register RegNo.
Wrapper class representing physical registers. Should be passed by value.
Definition MCRegister.h:41
constexpr unsigned id() const
Definition MCRegister.h:82
Generic base class for all target subtargets.
bool hasFeature(unsigned Feature) const
const Triple & getTargetTriple() const
const FeatureBitset & getFeatureBits() const
StringRef getCPU() const
Metadata node.
Definition Metadata.h:1080
const MDOperand & getOperand(unsigned I) const
Definition Metadata.h:1444
unsigned getNumOperands() const
Return number of MDNode operands.
Definition Metadata.h:1450
Representation of each machine instruction.
A Module instance is used to store all the information related to an LLVM module.
Definition Module.h:67
SmallString - A SmallString is just a SmallVector with methods and accessors that make it work better...
Definition SmallString.h:26
const char * c_str()
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
A wrapper around a string literal that serves as a proxy for constructing global tables of StringRefs...
Definition StringRef.h:882
StringRef - Represent a constant reference to a string, i.e.
Definition StringRef.h:55
std::pair< StringRef, StringRef > split(char Separator) const
Split into two substrings around the first occurrence of a separator character.
Definition StringRef.h:730
bool getAsInteger(unsigned Radix, T &Result) const
Parse the current string as an integer of the specified radix.
Definition StringRef.h:490
std::string str() const
str - Get the contents as an std::string.
Definition StringRef.h:222
constexpr bool empty() const
empty - Check if the string is empty.
Definition StringRef.h:140
constexpr size_t size() const
size - Get the string size.
Definition StringRef.h:143
bool ends_with(StringRef Suffix) const
Check if this string ends with the given Suffix.
Definition StringRef.h:270
Manages the enabling and disabling of subtarget specific features.
const std::vector< std::string > & getFeatures() const
Returns the vector of individual subtarget features.
Triple - Helper class for working with autoconf configuration names.
Definition Triple.h:47
LLVM_ABI StringRef getVendorName() const
Get the vendor (second) component of the triple.
Definition Triple.cpp:1430
LLVM_ABI StringRef getOSName() const
Get the operating system (third) component of the triple.
Definition Triple.cpp:1435
OSType getOS() const
Get the parsed operating system type of this triple.
Definition Triple.h:436
ArchType getArch() const
Get the parsed architecture type of this triple.
Definition Triple.h:427
LLVM_ABI StringRef getEnvironmentName() const
Get the optional environment (fourth) component of the triple, or "" if empty.
Definition Triple.cpp:1441
bool isAMDGCN() const
Tests whether the target is AMDGCN.
Definition Triple.h:954
LLVM_ABI StringRef getArchName() const
Get the architecture (first) component of the triple.
Definition Triple.cpp:1426
Twine - A lightweight data structure for efficiently representing the concatenation of temporary valu...
Definition Twine.h:82
The instances of the Type class are immutable: once they are created, they are never changed.
Definition Type.h:46
This class implements an extremely fast bulk output stream that can only output to a stream.
Definition raw_ostream.h:53
A raw_ostream that writes to an std::string.
A raw_ostream that writes to an SmallVector or SmallString.
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ CONSTANT_ADDRESS_32BIT
Address space for 32-bit constant memory.
@ LOCAL_ADDRESS
Address space for local memory.
@ CONSTANT_ADDRESS
Address space for constant memory (VTX2).
@ GLOBAL_ADDRESS
Address space for global memory (RAT0, VTX0).
unsigned decodeFieldVaVcc(unsigned Encoded)
unsigned encodeFieldVaVcc(unsigned Encoded, unsigned VaVcc)
unsigned decodeFieldHoldCnt(unsigned Encoded, const IsaVersion &Version)
bool decodeDepCtr(unsigned Code, int &Id, StringRef &Name, unsigned &Val, bool &IsDefault, const MCSubtargetInfo &STI)
unsigned encodeFieldHoldCnt(unsigned Encoded, unsigned HoldCnt, const IsaVersion &Version)
unsigned encodeFieldVaSsrc(unsigned Encoded, unsigned VaSsrc)
unsigned encodeFieldVaVdst(unsigned Encoded, unsigned VaVdst)
unsigned decodeFieldSaSdst(unsigned Encoded)
unsigned getHoldCntBitMask(const IsaVersion &Version)
unsigned decodeFieldVaSdst(unsigned Encoded)
unsigned encodeFieldVmVsrc(unsigned Encoded, unsigned VmVsrc)
unsigned decodeFieldVaSsrc(unsigned Encoded)
int encodeDepCtr(const StringRef Name, int64_t Val, unsigned &UsedOprMask, const MCSubtargetInfo &STI)
unsigned encodeFieldSaSdst(unsigned Encoded, unsigned SaSdst)
const CustomOperandVal DepCtrInfo[]
bool isSymbolicDepCtrEncoding(unsigned Code, bool &HasNonDefaultVal, const MCSubtargetInfo &STI)
unsigned decodeFieldVaVdst(unsigned Encoded)
int getDefaultDepCtrEncoding(const MCSubtargetInfo &STI)
unsigned decodeFieldVmVsrc(unsigned Encoded)
unsigned encodeFieldVaSdst(unsigned Encoded, unsigned VaSdst)
bool isSupportedTgtId(unsigned Id, const MCSubtargetInfo &STI)
static constexpr ExpTgt ExpTgtInfo[]
bool getTgtName(unsigned Id, StringRef &Name, int &Index)
unsigned getTgtId(const StringRef Name)
constexpr uint32_t VersionMinor
HSA metadata minor version.
constexpr uint32_t VersionMajor
HSA metadata major version.
unsigned getVGPREncodingGranule(const MCSubtargetInfo *STI, std::optional< bool > EnableWavefrontSize32)
unsigned getTotalNumVGPRs(const MCSubtargetInfo *STI)
unsigned getArchVGPRAllocGranule()
For subtargets with a unified VGPR file and mixed ArchVGPR/AGPR usage, returns the allocation granule...
unsigned getWavesPerEUForWorkGroup(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getWavefrontSize(const MCSubtargetInfo *STI)
unsigned getNumWavesPerEUWithNumVGPRs(const MCSubtargetInfo *STI, unsigned NumVGPRs, unsigned DynamicVGPRBlockSize)
unsigned getMaxWorkGroupsPerCU(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getMaxWavesPerEU(const MCSubtargetInfo *STI)
unsigned getWavesPerWorkGroup(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed, bool FlatScrUsed, bool XNACKUsed)
unsigned getSGPREncodingGranule(const MCSubtargetInfo *STI)
unsigned getLocalMemorySize(const MCSubtargetInfo *STI)
unsigned getAddressableLocalMemorySize(const MCSubtargetInfo *STI)
unsigned getEUsPerCU(const MCSubtargetInfo *STI)
unsigned getAddressableNumSGPRs(const MCSubtargetInfo *STI)
unsigned getMinNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU)
static TargetIDSetting getTargetIDSettingFromFeatureString(StringRef FeatureString)
unsigned getMinFlatWorkGroupSize(const MCSubtargetInfo *STI)
unsigned getVGPRAllocGranule(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize, std::optional< bool > EnableWavefrontSize32)
unsigned getMaxNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, bool Addressable)
unsigned getNumSGPRBlocks(const MCSubtargetInfo *STI, unsigned NumSGPRs)
unsigned getMinWavesPerEU(const MCSubtargetInfo *STI)
unsigned getMaxNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getSGPRAllocGranule(const MCSubtargetInfo *STI)
unsigned getMinNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getAllocatedNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs, unsigned DynamicVGPRBlockSize, std::optional< bool > EnableWavefrontSize32)
unsigned getEncodedNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs, std::optional< bool > EnableWavefrontSize32)
unsigned getOccupancyWithNumSGPRs(unsigned SGPRs, unsigned MaxWaves, AMDGPUSubtarget::Generation Gen)
static unsigned getGranulatedNumRegisterBlocks(unsigned NumRegs, unsigned Granule)
unsigned getAddressableNumArchVGPRs(const MCSubtargetInfo *STI)
unsigned getTotalNumSGPRs(const MCSubtargetInfo *STI)
unsigned getAddressableNumVGPRs(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize)
StringLiteral const UfmtSymbolicGFX11[]
bool isValidUnifiedFormat(unsigned Id, const MCSubtargetInfo &STI)
unsigned getDefaultFormatEncoding(const MCSubtargetInfo &STI)
StringRef getUnifiedFormatName(unsigned Id, const MCSubtargetInfo &STI)
unsigned const DfmtNfmt2UFmtGFX10[]
StringLiteral const DfmtSymbolic[]
static StringLiteral const * getNfmtLookupTable(const MCSubtargetInfo &STI)
bool isValidNfmt(unsigned Id, const MCSubtargetInfo &STI)
StringLiteral const NfmtSymbolicGFX10[]
bool isValidDfmtNfmt(unsigned Id, const MCSubtargetInfo &STI)
int64_t convertDfmtNfmt2Ufmt(unsigned Dfmt, unsigned Nfmt, const MCSubtargetInfo &STI)
StringRef getDfmtName(unsigned Id)
int64_t encodeDfmtNfmt(unsigned Dfmt, unsigned Nfmt)
int64_t getUnifiedFormat(const StringRef Name, const MCSubtargetInfo &STI)
bool isValidFormatEncoding(unsigned Val, const MCSubtargetInfo &STI)
StringRef getNfmtName(unsigned Id, const MCSubtargetInfo &STI)
unsigned const DfmtNfmt2UFmtGFX11[]
StringLiteral const NfmtSymbolicVI[]
StringLiteral const NfmtSymbolicSICI[]
int64_t getNfmt(const StringRef Name, const MCSubtargetInfo &STI)
int64_t getDfmt(const StringRef Name)
StringLiteral const UfmtSymbolicGFX10[]
void decodeDfmtNfmt(unsigned Format, unsigned &Dfmt, unsigned &Nfmt)
uint64_t encodeMsg(uint64_t MsgId, uint64_t OpId, uint64_t StreamId)
bool msgSupportsStream(int64_t MsgId, int64_t OpId, const MCSubtargetInfo &STI)
void decodeMsg(unsigned Val, uint16_t &MsgId, uint16_t &OpId, uint16_t &StreamId, const MCSubtargetInfo &STI)
bool isValidMsgId(int64_t MsgId, const MCSubtargetInfo &STI)
bool isValidMsgStream(int64_t MsgId, int64_t OpId, int64_t StreamId, const MCSubtargetInfo &STI, bool Strict)
bool msgDoesNotUseM0(int64_t MsgId, const MCSubtargetInfo &STI)
Returns true if the message does not use the m0 operand.
StringRef getMsgOpName(int64_t MsgId, uint64_t Encoding, const MCSubtargetInfo &STI)
Map from an encoding to the symbolic name for a sendmsg operation.
static uint64_t getMsgIdMask(const MCSubtargetInfo &STI)
bool msgRequiresOp(int64_t MsgId, const MCSubtargetInfo &STI)
bool isValidMsgOp(int64_t MsgId, int64_t OpId, const MCSubtargetInfo &STI, bool Strict)
constexpr unsigned VOPD_VGPR_BANK_MASKS[]
constexpr unsigned COMPONENTS_NUM
constexpr unsigned VOPD3_VGPR_BANK_MASKS[]
bool isPackedFP32Inst(unsigned Opc)
bool isGCN3Encoding(const MCSubtargetInfo &STI)
bool isInlinableLiteralBF16(int16_t Literal, bool HasInv2Pi)
bool isGFX10_BEncoding(const MCSubtargetInfo &STI)
bool isInlineValue(MCRegister Reg)
bool isGFX10_GFX11(const MCSubtargetInfo &STI)
bool isInlinableLiteralV216(uint32_t Literal, uint8_t OpType)
bool isPKFMACF16InlineConstant(uint32_t Literal, bool IsGFX11Plus)
LLVM_READONLY const MIMGInfo * getMIMGInfo(unsigned Opc)
void decodeWaitcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned &Vmcnt, unsigned &Expcnt, unsigned &Lgkmcnt)
Decodes Vmcnt, Expcnt and Lgkmcnt from given Waitcnt for given isa Version, and writes decoded values...
bool isInlinableLiteralFP16(int16_t Literal, bool HasInv2Pi)
bool isSGPR(MCRegister Reg, const MCRegisterInfo *TRI)
Is Reg - scalar register.
uint64_t convertSMRDOffsetUnits(const MCSubtargetInfo &ST, uint64_t ByteOffset)
Convert ByteOffset to dwords if the subtarget uses dword SMRD immediate offsets.
static unsigned encodeStorecnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Storecnt)
MCRegister getMCReg(MCRegister Reg, const MCSubtargetInfo &STI)
If Reg is a pseudo reg, return the correct hardware register given STI otherwise return Reg.
static bool hasSMEMByteOffset(const MCSubtargetInfo &ST)
bool isVOPCAsmOnly(unsigned Opc)
int getMIMGOpcode(unsigned BaseOpcode, unsigned MIMGEncoding, unsigned VDataDwords, unsigned VAddrDwords)
bool getMTBUFHasSrsrc(unsigned Opc)
std::optional< int64_t > getSMRDEncodedLiteralOffset32(const MCSubtargetInfo &ST, int64_t ByteOffset)
bool getWMMAIsXDL(unsigned Opc)
static std::optional< unsigned > convertSetRegImmToVgprMSBs(unsigned Imm, unsigned Simm16, bool HasSetregVGPRMSBFixup)
uint8_t wmmaScaleF8F6F4FormatToNumRegs(unsigned Fmt)
static bool isSymbolicCustomOperandEncoding(const CustomOperandVal *Opr, int Size, unsigned Code, bool &HasNonDefaultVal, const MCSubtargetInfo &STI)
bool isGFX10Before1030(const MCSubtargetInfo &STI)
bool isSISrcInlinableOperand(const MCInstrDesc &Desc, unsigned OpNo)
Does this operand support only inlinable literals?
unsigned mapWMMA2AddrTo3AddrOpcode(unsigned Opc)
const int OPR_ID_UNSUPPORTED
bool shouldEmitConstantsToTextSection(const Triple &TT)
bool isInlinableLiteralV2I16(uint32_t Literal)
bool isDPMACCInstruction(unsigned Opc)
int getMTBUFElements(unsigned Opc)
bool isHi16Reg(MCRegister Reg, const MCRegisterInfo &MRI)
static int encodeCustomOperandVal(const CustomOperandVal &Op, int64_t InputVal)
unsigned getTemporalHintType(const MCInstrDesc TID)
int32_t getTotalNumVGPRs(bool has90AInsts, int32_t ArgNumAGPR, int32_t ArgNumVGPR)
iota_range< InstCounterType > inst_counter_types(InstCounterType MaxCounter)
bool isGFX10(const MCSubtargetInfo &STI)
bool isInlinableLiteralV2BF16(uint32_t Literal)
unsigned getMaxNumUserSGPRs(const MCSubtargetInfo &STI)
std::optional< unsigned > getInlineEncodingV216(bool IsFloat, uint32_t Literal)
FPType getFPDstSelType(unsigned Opc)
unsigned getNumFlatOffsetBits(const MCSubtargetInfo &ST)
For pre-GFX12 FLAT instructions the offset must be positive; MSB is ignored and forced to zero.
bool hasA16(const MCSubtargetInfo &STI)
bool isLegalSMRDEncodedSignedOffset(const MCSubtargetInfo &ST, int64_t EncodedOffset, bool IsBuffer)
bool isGFX12Plus(const MCSubtargetInfo &STI)
unsigned getNSAMaxSize(const MCSubtargetInfo &STI, bool HasSampler)
const MCRegisterClass * getVGPRPhysRegClass(MCRegister Reg, const MCRegisterInfo &MRI)
bool hasPackedD16(const MCSubtargetInfo &STI)
unsigned getStorecntBitMask(const IsaVersion &Version)
unsigned getLdsDwGranularity(const MCSubtargetInfo &ST)
bool isGFX940(const MCSubtargetInfo &STI)
bool isInlinableLiteralV2F16(uint32_t Literal)
bool isHsaAbi(const MCSubtargetInfo &STI)
bool isGFX11(const MCSubtargetInfo &STI)
const int OPR_VAL_INVALID
bool getSMEMIsBuffer(unsigned Opc)
bool isGFX10_3_GFX11(const MCSubtargetInfo &STI)
bool isGFX13(const MCSubtargetInfo &STI)
unsigned getAsynccntBitMask(const IsaVersion &Version)
bool hasValueInRangeLikeMetadata(const MDNode &MD, int64_t Val)
Checks if Val is inside MD, a !range-like metadata.
uint8_t mfmaScaleF8F6F4FormatToNumRegs(unsigned EncodingVal)
unsigned getVOPDOpcode(unsigned Opc, bool VOPD3)
bool isGroupSegment(const GlobalValue *GV)
LLVM_ABI IsaVersion getIsaVersion(StringRef GPU)
bool getMTBUFHasSoffset(unsigned Opc)
bool hasXNACK(const MCSubtargetInfo &STI)
bool isValid32BitLiteral(uint64_t Val, bool IsFP64)
static unsigned getCombinedCountBitMask(const IsaVersion &Version, bool IsStore)
CanBeVOPD getCanBeVOPD(unsigned Opc, unsigned EncodingFamily, bool VOPD3)
unsigned encodeWaitcnt(const IsaVersion &Version, unsigned Vmcnt, unsigned Expcnt, unsigned Lgkmcnt)
Encodes Vmcnt, Expcnt and Lgkmcnt into Waitcnt for given isa Version.
bool isVOPC64DPP(unsigned Opc)
int getMUBUFOpcode(unsigned BaseOpc, unsigned Elements)
bool getMAIIsGFX940XDL(unsigned Opc)
bool isSI(const MCSubtargetInfo &STI)
unsigned getDefaultAMDHSACodeObjectVersion()
bool isReadOnlySegment(const GlobalValue *GV)
bool isArgPassedInSGPR(const Argument *A)
bool isIntrinsicAlwaysUniform(unsigned IntrID)
int getMUBUFBaseOpcode(unsigned Opc)
unsigned getAMDHSACodeObjectVersion(const Module &M)
unsigned decodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt)
unsigned getWaitcntBitMask(const IsaVersion &Version)
LLVM_READONLY bool hasNamedOperand(uint64_t Opcode, OpName NamedIdx)
bool getVOP3IsSingle(unsigned Opc)
bool isGFX9(const MCSubtargetInfo &STI)
bool isDPALU_DPP32BitOpc(unsigned Opc)
bool getVOP1IsSingle(unsigned Opc)
static bool isDwordAligned(uint64_t ByteOffset)
unsigned getVOPDEncodingFamily(const MCSubtargetInfo &ST)
bool isGFX10_AEncoding(const MCSubtargetInfo &STI)
bool isKImmOperand(const MCInstrDesc &Desc, unsigned OpNo)
Is this a KImm operand?
bool getHasColorExport(const Function &F)
int getMTBUFBaseOpcode(unsigned Opc)
bool isGFX90A(const MCSubtargetInfo &STI)
unsigned getSamplecntBitMask(const IsaVersion &Version)
unsigned getDefaultQueueImplicitArgPosition(unsigned CodeObjectVersion)
std::tuple< char, unsigned, unsigned > parseAsmPhysRegName(StringRef RegName)
Returns a valid charcode or 0 in the first entry if this is a valid physical register name.
bool hasSRAMECC(const MCSubtargetInfo &STI)
bool getHasDepthExport(const Function &F)
bool isGFX8_GFX9_GFX10(const MCSubtargetInfo &STI)
bool getMUBUFHasVAddr(unsigned Opc)
bool isTrue16Inst(unsigned Opc)
unsigned getVGPREncodingMSBs(MCRegister Reg, const MCRegisterInfo &MRI)
std::pair< unsigned, unsigned > getVOPDComponents(unsigned VOPDOpcode)
bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi)
bool isGFX12(const MCSubtargetInfo &STI)
unsigned getInitialPSInputAddr(const Function &F)
unsigned encodeExpcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Expcnt)
bool isAsyncStore(unsigned Opc)
unsigned getDynamicVGPRBlockSize(const Function &F)
unsigned getKmcntBitMask(const IsaVersion &Version)
MCRegister getVGPRWithMSBs(MCRegister Reg, unsigned MSBs, const MCRegisterInfo &MRI)
If Reg is a low VGPR return a corresponding high VGPR with MSBs set.
unsigned getVmcntBitMask(const IsaVersion &Version)
bool isNotGFX10Plus(const MCSubtargetInfo &STI)
bool hasMAIInsts(const MCSubtargetInfo &STI)
unsigned getBitOp2(unsigned Opc)
bool isIntrinsicSourceOfDivergence(unsigned IntrID)
unsigned getXcntBitMask(const IsaVersion &Version)
bool isGenericAtomic(unsigned Opc)
const MFMA_F8F6F4_Info * getWMMA_F8F6F4_WithFormatArgs(unsigned FmtA, unsigned FmtB, unsigned F8F8Opcode)
Waitcnt decodeStorecntDscnt(const IsaVersion &Version, unsigned StorecntDscnt)
bool isGFX8Plus(const MCSubtargetInfo &STI)
LLVM_READNONE bool isInlinableIntLiteral(int64_t Literal)
Is this literal inlinable, and not one of the values intended for floating point values.
unsigned getLgkmcntBitMask(const IsaVersion &Version)
bool getMUBUFTfe(unsigned Opc)
unsigned getBvhcntBitMask(const IsaVersion &Version)
bool hasSMRDSignedImmOffset(const MCSubtargetInfo &ST)
bool hasMIMG_R128(const MCSubtargetInfo &STI)
bool hasGFX10_3Insts(const MCSubtargetInfo &STI)
std::pair< const AMDGPU::OpName *, const AMDGPU::OpName * > getVGPRLoweringOperandTables(const MCInstrDesc &Desc)
bool hasG16(const MCSubtargetInfo &STI)
unsigned getAddrSizeMIMGOp(const MIMGBaseOpcodeInfo *BaseOpcode, const MIMGDimInfo *Dim, bool IsA16, bool IsG16Supported)
int getMTBUFOpcode(unsigned BaseOpc, unsigned Elements)
bool isGFX13Plus(const MCSubtargetInfo &STI)
unsigned getExpcntBitMask(const IsaVersion &Version)
bool hasArchitectedFlatScratch(const MCSubtargetInfo &STI)
int32_t getMCOpcode(uint32_t Opcode, unsigned Gen)
bool getMUBUFHasSoffset(unsigned Opc)
bool isNotGFX11Plus(const MCSubtargetInfo &STI)
bool isGFX11Plus(const MCSubtargetInfo &STI)
std::optional< unsigned > getInlineEncodingV2F16(uint32_t Literal)
bool isSISrcFPOperand(const MCInstrDesc &Desc, unsigned OpNo)
Is this floating-point operand?
std::tuple< char, unsigned, unsigned > parseAsmConstraintPhysReg(StringRef Constraint)
Returns a valid charcode or 0 in the first entry if this is a valid physical register constraint.
unsigned getHostcallImplicitArgPosition(unsigned CodeObjectVersion)
static unsigned getDefaultCustomOperandEncoding(const CustomOperandVal *Opr, int Size, const MCSubtargetInfo &STI)
static unsigned encodeLoadcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Loadcnt)
bool isGFX10Plus(const MCSubtargetInfo &STI)
static bool decodeCustomOperand(const CustomOperandVal *Opr, int Size, unsigned Code, int &Idx, StringRef &Name, unsigned &Val, bool &IsDefault, const MCSubtargetInfo &STI)
static bool isValidRegPrefix(char C)
std::optional< int64_t > getSMRDEncodedOffset(const MCSubtargetInfo &ST, int64_t ByteOffset, bool IsBuffer, bool HasSOffset)
bool isGlobalSegment(const GlobalValue *GV)
int64_t encode32BitLiteral(int64_t Imm, OperandType Type, bool IsLit)
@ OPERAND_KIMM32
Operand with 32-bit immediate that uses the constant bus.
Definition SIDefines.h:234
@ OPERAND_REG_INLINE_C_LAST
Definition SIDefines.h:257
@ OPERAND_REG_IMM_V2FP16
Definition SIDefines.h:211
@ OPERAND_REG_INLINE_C_FP64
Definition SIDefines.h:225
@ OPERAND_REG_INLINE_C_BF16
Definition SIDefines.h:222
@ OPERAND_REG_INLINE_C_V2BF16
Definition SIDefines.h:227
@ OPERAND_REG_IMM_V2INT16
Definition SIDefines.h:213
@ OPERAND_REG_IMM_BF16
Definition SIDefines.h:208
@ OPERAND_REG_IMM_INT32
Operands with register, 32-bit, or 64-bit immediate.
Definition SIDefines.h:203
@ OPERAND_REG_IMM_V2BF16
Definition SIDefines.h:210
@ OPERAND_REG_INLINE_AC_FIRST
Definition SIDefines.h:259
@ OPERAND_REG_IMM_FP16
Definition SIDefines.h:209
@ OPERAND_REG_IMM_V2FP16_SPLAT
Definition SIDefines.h:212
@ OPERAND_REG_IMM_NOINLINE_V2FP16
Definition SIDefines.h:214
@ OPERAND_REG_IMM_FP64
Definition SIDefines.h:207
@ OPERAND_REG_INLINE_C_V2FP16
Definition SIDefines.h:228
@ OPERAND_REG_INLINE_AC_INT32
Operands with an AccVGPR register or inline constant.
Definition SIDefines.h:239
@ OPERAND_REG_INLINE_AC_FP32
Definition SIDefines.h:240
@ OPERAND_REG_IMM_V2INT32
Definition SIDefines.h:215
@ OPERAND_REG_IMM_FP32
Definition SIDefines.h:206
@ OPERAND_REG_INLINE_C_FIRST
Definition SIDefines.h:256
@ OPERAND_REG_INLINE_C_FP32
Definition SIDefines.h:224
@ OPERAND_REG_INLINE_AC_LAST
Definition SIDefines.h:260
@ OPERAND_REG_INLINE_C_INT32
Definition SIDefines.h:220
@ OPERAND_REG_INLINE_C_V2INT16
Definition SIDefines.h:226
@ OPERAND_REG_IMM_V2FP32
Definition SIDefines.h:216
@ OPERAND_REG_INLINE_AC_FP64
Definition SIDefines.h:241
@ OPERAND_REG_INLINE_C_FP16
Definition SIDefines.h:223
@ OPERAND_INLINE_SPLIT_BARRIER_INT32
Definition SIDefines.h:231
std::optional< unsigned > getPKFMACF16InlineEncoding(uint32_t Literal, bool IsGFX11Plus)
void initDefaultAMDKernelCodeT(AMDGPUMCKernelCodeT &KernelCode, const MCSubtargetInfo *STI)
bool isNotGFX9Plus(const MCSubtargetInfo &STI)
StringLiteral getInstCounterName(InstCounterType T)
bool isDPALU_DPP(const MCInstrDesc &OpDesc, const MCInstrInfo &MII, const MCSubtargetInfo &ST)
bool hasGDS(const MCSubtargetInfo &STI)
bool isLegalSMRDEncodedUnsignedOffset(const MCSubtargetInfo &ST, int64_t EncodedOffset)
bool isGFX9Plus(const MCSubtargetInfo &STI)
bool hasDPPSrc1SGPR(const MCSubtargetInfo &STI)
const int OPR_ID_DUPLICATE
bool isVOPD(unsigned Opc)
VOPD::InstInfo getVOPDInstInfo(const MCInstrDesc &OpX, const MCInstrDesc &OpY)
unsigned encodeVmcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Vmcnt)
unsigned decodeExpcnt(const IsaVersion &Version, unsigned Waitcnt)
bool isCvt_F32_Fp8_Bf8_e64(unsigned Opc)
Waitcnt decodeLoadcntDscnt(const IsaVersion &Version, unsigned LoadcntDscnt)
std::optional< unsigned > getInlineEncodingV2I16(uint32_t Literal)
unsigned getRegBitWidth(const TargetRegisterClass &RC)
Get the size in bits of a register from the register class RC.
static unsigned encodeStorecntDscnt(const IsaVersion &Version, unsigned Storecnt, unsigned Dscnt)
bool isGFX1250(const MCSubtargetInfo &STI)
const MIMGBaseOpcodeInfo * getMIMGBaseOpcode(unsigned Opc)
bool isVI(const MCSubtargetInfo &STI)
bool isTensorStore(unsigned Opc)
bool getMUBUFIsBufferInv(unsigned Opc)
bool supportsScaleOffset(const MCInstrInfo &MII, unsigned Opcode)
MCRegister mc2PseudoReg(MCRegister Reg)
Convert hardware register Reg to a pseudo register.
std::optional< unsigned > getInlineEncodingV2BF16(uint32_t Literal)
static int encodeCustomOperand(const CustomOperandVal *Opr, int Size, const StringRef Name, int64_t InputVal, unsigned &UsedOprMask, const MCSubtargetInfo &STI)
unsigned hasKernargPreload(const MCSubtargetInfo &STI)
bool supportsWGP(const MCSubtargetInfo &STI)
bool isMAC(unsigned Opc)
bool isCI(const MCSubtargetInfo &STI)
unsigned encodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Lgkmcnt)
bool getVOP2IsSingle(unsigned Opc)
bool getMAIIsDGEMM(unsigned Opc)
Returns true if MAI operation is a double precision GEMM.
LLVM_READONLY const MIMGBaseOpcodeInfo * getMIMGBaseOpcodeInfo(unsigned BaseOpcode)
const int OPR_ID_UNKNOWN
unsigned getCompletionActionImplicitArgPosition(unsigned CodeObjectVersion)
SmallVector< unsigned > getIntegerVecAttribute(const Function &F, StringRef Name, unsigned Size, unsigned DefaultVal)
bool isGFX1250Plus(const MCSubtargetInfo &STI)
int getMaskedMIMGOp(unsigned Opc, unsigned NewChannels)
bool isNotGFX12Plus(const MCSubtargetInfo &STI)
bool getMTBUFHasVAddr(unsigned Opc)
unsigned decodeVmcnt(const IsaVersion &Version, unsigned Waitcnt)
uint8_t getELFABIVersion(const Triple &T, unsigned CodeObjectVersion)
std::pair< unsigned, unsigned > getIntegerPairAttribute(const Function &F, StringRef Name, std::pair< unsigned, unsigned > Default, bool OnlyFirstRequired)
unsigned getLoadcntBitMask(const IsaVersion &Version)
bool isInlinableLiteralI16(int32_t Literal, bool HasInv2Pi)
bool hasVOPD(const MCSubtargetInfo &STI)
int getVOPDFull(unsigned OpX, unsigned OpY, unsigned EncodingFamily, bool VOPD3)
static unsigned encodeDscnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Dscnt)
bool isInlinableLiteral64(int64_t Literal, bool HasInv2Pi)
Is this literal inlinable.
const MFMA_F8F6F4_Info * getMFMA_F8F6F4_WithFormatArgs(unsigned CBSZ, unsigned BLGP, unsigned F8F8Opcode)
unsigned getMultigridSyncArgImplicitArgPosition(unsigned CodeObjectVersion)
bool isGFX9_GFX10_GFX11(const MCSubtargetInfo &STI)
bool isGFX9_GFX10(const MCSubtargetInfo &STI)
int getMUBUFElements(unsigned Opc)
static unsigned encodeLoadcntDscnt(const IsaVersion &Version, unsigned Loadcnt, unsigned Dscnt)
const GcnBufferFormatInfo * getGcnBufferFormatInfo(uint8_t BitsPerComp, uint8_t NumComponents, uint8_t NumFormat, const MCSubtargetInfo &STI)
unsigned mapWMMA3AddrTo2AddrOpcode(unsigned Opc)
bool isPermlane16(unsigned Opc)
bool getMUBUFHasSrsrc(unsigned Opc)
unsigned getDscntBitMask(const IsaVersion &Version)
bool hasAny64BitVGPROperands(const MCInstrDesc &OpDesc, const MCInstrInfo &MII, const MCSubtargetInfo &ST)
constexpr std::underlying_type_t< E > Mask()
Get a bitmask with 1s in all places up to the high-order bit of E's largest value.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
Definition CallingConv.h:24
@ AMDGPU_CS
Used for Mesa/AMDPAL compute shaders.
@ AMDGPU_VS
Used for Mesa vertex shaders, or AMDPAL last shader stage before rasterization (vertex shader if tess...
@ AMDGPU_KERNEL
Used for AMDGPU code object kernels.
@ AMDGPU_Gfx
Used for AMD graphics targets.
@ AMDGPU_CS_ChainPreserve
Used on AMDGPUs to give the middle-end more control over argument placement.
@ AMDGPU_HS
Used for Mesa/AMDPAL hull shaders (= tessellation control shaders).
@ AMDGPU_GS
Used for Mesa/AMDPAL geometry shaders.
@ AMDGPU_CS_Chain
Used on AMDGPUs to give the middle-end more control over argument placement.
@ AMDGPU_PS
Used for Mesa/AMDPAL pixel shaders.
@ SPIR_KERNEL
Used for SPIR kernel functions.
@ AMDGPU_ES
Used for AMDPAL shader stage before geometry shader if geometry is in use.
@ AMDGPU_LS
Used for AMDPAL vertex shader if tessellation is in use.
@ C
The default llvm calling convention, compatible with C.
Definition CallingConv.h:34
@ ELFABIVERSION_AMDGPU_HSA_V4
Definition ELF.h:384
@ ELFABIVERSION_AMDGPU_HSA_V5
Definition ELF.h:385
@ ELFABIVERSION_AMDGPU_HSA_V6
Definition ELF.h:386
initializer< Ty > init(const Ty &Val)
std::enable_if_t< detail::IsValidPointer< X, Y >::value, X * > extract_or_null(Y &&MD)
Extract a Value from Metadata, allowing null.
Definition Metadata.h:683
std::enable_if_t< detail::IsValidPointer< X, Y >::value, X * > extract(Y &&MD)
Extract a Value from Metadata.
Definition Metadata.h:668
This is an optimization pass for GlobalISel generic memory operations.
@ Low
Lower the current thread's priority such that it does not affect foreground tasks significantly.
Definition Threading.h:280
@ Offset
Definition DWP.cpp:532
constexpr T rotr(T V, int R)
Definition bit.h:397
bool all_of(R &&range, UnaryPredicate P)
Provide wrappers to std::all_of which take ranges instead of having to pass begin/end explicitly.
Definition STLExtras.h:1739
constexpr bool isInt(int64_t x)
Checks if an integer fits into the given bit width.
Definition MathExtras.h:165
auto enum_seq(EnumT Begin, EnumT End)
Iterate over an enum type from Begin up to - but not including - End.
Definition Sequence.h:337
testing::Matcher< const detail::ErrorHolder & > Failed()
Definition Error.h:198
constexpr T alignDown(U Value, V Align, W Skew=0)
Returns the largest unsigned integer less than or equal to Value and is Skew mod Align.
Definition MathExtras.h:546
std::string utostr(uint64_t X, bool isNeg=false)
constexpr auto equal_to(T &&Arg)
Functor variant of std::equal_to that can be used as a UnaryPredicate in functional algorithms like a...
Definition STLExtras.h:2173
Op::Description Desc
FunctionAddr VTableAddr uintptr_t uintptr_t Version
Definition InstrProf.h:334
constexpr uint32_t Hi_32(uint64_t Value)
Return the high 32 bits of a 64 bit value.
Definition MathExtras.h:150
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
Definition Debug.cpp:207
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
Definition Error.cpp:163
constexpr uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
Definition Alignment.h:144
constexpr bool isUInt(uint64_t x)
Checks if an unsigned integer fits into the given bit width.
Definition MathExtras.h:189
constexpr uint32_t Lo_32(uint64_t Value)
Return the low 32 bits of a 64 bit value.
Definition MathExtras.h:155
LLVM_ABI raw_fd_ostream & errs()
This returns a reference to a raw_ostream for standard error.
constexpr T divideCeil(U Numerator, V Denominator)
Returns the integer ceil(Numerator / Denominator).
Definition MathExtras.h:394
To bit_cast(const From &from) noexcept
Definition bit.h:90
DWARFExpression::Operation Op
raw_ostream & operator<<(raw_ostream &OS, const APFixedPoint &FX)
constexpr int countr_zero_constexpr(T Val)
Count number of 0's from the least significant bit to the most stopping at the first 1.
Definition bit.h:188
constexpr T maskTrailingOnes(unsigned N)
Create a bitmask with the N right-most bits set to 1, and all other bits set to 0.
Definition MathExtras.h:77
@ AlwaysUniform
The result values are always uniform.
Definition Uniformity.h:23
@ Default
The result values are uniform if and only if all operands are uniform.
Definition Uniformity.h:20
#define N
AMD Kernel Code Object (amd_kernel_code_t).
static std::tuple< typename Fields::ValueType... > decode(uint64_t Encoded)
Instruction set architecture version.