21#include "llvm/IR/IntrinsicsAMDGPU.h"
22#include "llvm/IR/IntrinsicsR600.h"
32#define GET_INSTRINFO_NAMED_OPS
33#define GET_INSTRMAP_INFO
34#include "AMDGPUGenInstrInfo.inc"
39 llvm::cl::desc(
"Set default AMDHSA Code Object Version (module flag "
40 "or asm directive still take priority if present)"));
45unsigned getBitMask(
unsigned Shift,
unsigned Width) {
46 return ((1 << Width) - 1) << Shift;
52unsigned packBits(
unsigned Src,
unsigned Dst,
unsigned Shift,
unsigned Width) {
53 unsigned Mask = getBitMask(Shift, Width);
54 return ((Src << Shift) & Mask) | (Dst & ~Mask);
60unsigned unpackBits(
unsigned Src,
unsigned Shift,
unsigned Width) {
61 return (Src & getBitMask(Shift, Width)) >> Shift;
65unsigned getVmcntBitShiftLo(
unsigned VersionMajor) {
70unsigned getVmcntBitWidthLo(
unsigned VersionMajor) {
75unsigned getExpcntBitShift(
unsigned VersionMajor) {
80unsigned getExpcntBitWidth(
unsigned VersionMajor) {
return 3; }
83unsigned getLgkmcntBitShift(
unsigned VersionMajor) {
88unsigned getLgkmcntBitWidth(
unsigned VersionMajor) {
93unsigned getVmcntBitShiftHi(
unsigned VersionMajor) {
return 14; }
96unsigned getVmcntBitWidthHi(
unsigned VersionMajor) {
97 return (VersionMajor == 9 || VersionMajor == 10) ? 2 : 0;
101unsigned getLoadcntBitWidth(
unsigned VersionMajor) {
106unsigned getSamplecntBitWidth(
unsigned VersionMajor) {
111unsigned getBvhcntBitWidth(
unsigned VersionMajor) {
116unsigned getDscntBitWidth(
unsigned VersionMajor) {
121unsigned getDscntBitShift(
unsigned VersionMajor) {
return 0; }
124unsigned getStorecntBitWidth(
unsigned VersionMajor) {
129unsigned getKmcntBitWidth(
unsigned VersionMajor) {
134unsigned getXcntBitWidth(
unsigned VersionMajor,
unsigned VersionMinor) {
139unsigned getAsynccntBitWidth(
unsigned VersionMajor,
unsigned VersionMinor) {
144unsigned getLoadcntStorecntBitShift(
unsigned VersionMajor) {
149inline unsigned getVaSdstBitWidth() {
return 3; }
152inline unsigned getVaSdstBitShift() {
return 9; }
155inline unsigned getVmVsrcBitWidth() {
return 3; }
158inline unsigned getVmVsrcBitShift() {
return 2; }
161inline unsigned getVaVdstBitWidth() {
return 4; }
164inline unsigned getVaVdstBitShift() {
return 12; }
167inline unsigned getVaVccBitWidth() {
return 1; }
170inline unsigned getVaVccBitShift() {
return 1; }
173inline unsigned getSaSdstBitWidth() {
return 1; }
176inline unsigned getSaSdstBitShift() {
return 0; }
179inline unsigned getVaSsrcBitWidth() {
return 1; }
182inline unsigned getVaSsrcBitShift() {
return 8; }
185inline unsigned getHoldCntWidth(
unsigned VersionMajor,
unsigned VersionMinor) {
186 static constexpr const unsigned MinMajor = 10;
187 static constexpr const unsigned MinMinor = 3;
188 return std::tie(VersionMajor, VersionMinor) >= std::tie(MinMajor, MinMinor)
194inline unsigned getHoldCntBitShift() {
return 7; }
233#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
250 M.getModuleFlag(
"amdhsa_code_object_version"))) {
251 return (
unsigned)Ver->getZExtValue() / 100;
262 switch (ABIVersion) {
278 switch (CodeObjectVersion) {
287 Twine(CodeObjectVersion));
292 switch (CodeObjectVersion) {
305 switch (CodeObjectVersion) {
316 switch (CodeObjectVersion) {
327 switch (CodeObjectVersion) {
337#define GET_MIMGBaseOpcodesTable_IMPL
338#define GET_MIMGDimInfoTable_IMPL
339#define GET_MIMGInfoTable_IMPL
340#define GET_MIMGLZMappingTable_IMPL
341#define GET_MIMGMIPMappingTable_IMPL
342#define GET_MIMGBiasMappingTable_IMPL
343#define GET_MIMGOffsetMappingTable_IMPL
344#define GET_MIMGG16MappingTable_IMPL
345#define GET_MAIInstInfoTable_IMPL
346#define GET_WMMAInstInfoTable_IMPL
347#include "AMDGPUGenSearchableTables.inc"
350 unsigned VDataDwords,
unsigned VAddrDwords) {
352 getMIMGOpcodeHelper(BaseOpcode, MIMGEncoding, VDataDwords, VAddrDwords);
353 return Info ? Info->Opcode : -1;
366 return NewInfo ? NewInfo->
Opcode : -1;
371 bool IsG16Supported) {
378 AddrWords += AddrComponents;
386 if ((IsA16 && !IsG16Supported) || BaseOpcode->
G16)
459#define GET_FP4FP8DstByteSelTable_DECL
460#define GET_FP4FP8DstByteSelTable_IMPL
473#define GET_DPMACCInstructionTable_DECL
474#define GET_DPMACCInstructionTable_IMPL
475#define GET_MTBUFInfoTable_DECL
476#define GET_MTBUFInfoTable_IMPL
477#define GET_MUBUFInfoTable_DECL
478#define GET_MUBUFInfoTable_IMPL
479#define GET_SMInfoTable_DECL
480#define GET_SMInfoTable_IMPL
481#define GET_VOP1InfoTable_DECL
482#define GET_VOP1InfoTable_IMPL
483#define GET_VOP2InfoTable_DECL
484#define GET_VOP2InfoTable_IMPL
485#define GET_VOP3InfoTable_DECL
486#define GET_VOP3InfoTable_IMPL
487#define GET_VOPC64DPPTable_DECL
488#define GET_VOPC64DPPTable_IMPL
489#define GET_VOPC64DPP8Table_DECL
490#define GET_VOPC64DPP8Table_IMPL
491#define GET_VOPCAsmOnlyInfoTable_DECL
492#define GET_VOPCAsmOnlyInfoTable_IMPL
493#define GET_VOP3CAsmOnlyInfoTable_DECL
494#define GET_VOP3CAsmOnlyInfoTable_IMPL
495#define GET_VOPDComponentTable_DECL
496#define GET_VOPDComponentTable_IMPL
497#define GET_VOPDPairs_DECL
498#define GET_VOPDPairs_IMPL
499#define GET_VOPTrue16Table_DECL
500#define GET_VOPTrue16Table_IMPL
501#define GET_True16D16Table_IMPL
502#define GET_WMMAOpcode2AddrMappingTable_DECL
503#define GET_WMMAOpcode2AddrMappingTable_IMPL
504#define GET_WMMAOpcode3AddrMappingTable_DECL
505#define GET_WMMAOpcode3AddrMappingTable_IMPL
506#define GET_getMFMA_F8F6F4_WithSize_DECL
507#define GET_getMFMA_F8F6F4_WithSize_IMPL
508#define GET_isMFMA_F8F6F4Table_IMPL
509#define GET_isCvtScaleF32_F32F16ToF8F4Table_IMPL
511#include "AMDGPUGenSearchableTables.inc"
515 return Info ? Info->BaseOpcode : -1;
520 getMTBUFInfoFromBaseOpcodeAndElements(BaseOpc, Elements);
521 return Info ? Info->Opcode : -1;
526 return Info ? Info->elements : 0;
531 return Info && Info->has_vaddr;
536 return Info && Info->has_srsrc;
541 return Info && Info->has_soffset;
546 return Info ? Info->BaseOpcode : -1;
551 getMUBUFInfoFromBaseOpcodeAndElements(BaseOpc, Elements);
552 return Info ? Info->Opcode : -1;
557 return Info ? Info->elements : 0;
562 return Info && Info->has_vaddr;
567 return Info && Info->has_srsrc;
572 return Info && Info->has_soffset;
577 return Info && Info->IsBufferInv;
582 return Info && Info->tfe;
586 const SMInfo *Info = getSMEMOpcodeHelper(
Opc);
587 return Info && Info->IsBuffer;
591 const VOPInfo *Info = getVOP1OpcodeHelper(
Opc);
592 return !Info || Info->IsSingle;
596 const VOPInfo *Info = getVOP2OpcodeHelper(
Opc);
597 return !Info || Info->IsSingle;
601 const VOPInfo *Info = getVOP3OpcodeHelper(
Opc);
602 return !Info || Info->IsSingle;
606 return isVOPC64DPPOpcodeHelper(
Opc) || isVOPC64DPP8OpcodeHelper(
Opc);
613 return Info && Info->is_dgemm;
618 return Info && Info->is_gfx940_xdl;
623 return Info ? Info->is_wmma_xdl :
false;
627 switch (EncodingVal) {
644 unsigned F8F8Opcode) {
647 return getMFMA_F8F6F4_InstWithNumRegs(SrcANumRegs, SrcBNumRegs, F8F8Opcode);
667 unsigned F8F8Opcode) {
670 return getMFMA_F8F6F4_InstWithNumRegs(SrcANumRegs, SrcBNumRegs, F8F8Opcode);
674 if (ST.hasFeature(AMDGPU::FeatureGFX13Insts))
676 if (ST.hasFeature(AMDGPU::FeatureGFX1250Insts))
678 if (ST.hasFeature(AMDGPU::FeatureGFX12Insts))
680 if (ST.hasFeature(AMDGPU::FeatureGFX11_7Insts))
682 if (ST.hasFeature(AMDGPU::FeatureGFX11Insts))
689 Opc = IsConvertibleToBitOp ? (
unsigned)AMDGPU::V_BITOP3_B32_e64 :
Opc;
700 EncodingFamily, VOPD3) != -1;
704 CanBeVOPDX = Info->CanBeVOPDX;
707 EncodingFamily, VOPD3) != -1;
708 return {CanBeVOPDX, CanBeVOPDY};
711 return {
false,
false};
716 Opc = IsConvertibleToBitOp ? (
unsigned)AMDGPU::V_BITOP3_B32_e64 :
Opc;
718 return Info ? Info->VOPDOp : ~0u;
726 return Opc == AMDGPU::V_MAC_F32_e64_gfx6_gfx7 ||
727 Opc == AMDGPU::V_MAC_F32_e64_gfx10 ||
728 Opc == AMDGPU::V_MAC_F32_e64_vi ||
729 Opc == AMDGPU::V_MAC_LEGACY_F32_e64_gfx6_gfx7 ||
730 Opc == AMDGPU::V_MAC_LEGACY_F32_e64_gfx10 ||
731 Opc == AMDGPU::V_MAC_F16_e64_vi ||
732 Opc == AMDGPU::V_FMAC_F64_e64_gfx90a ||
733 Opc == AMDGPU::V_FMAC_F64_e64_gfx12 ||
734 Opc == AMDGPU::V_FMAC_F64_e64_gfx13 ||
735 Opc == AMDGPU::V_FMAC_F32_e64_gfx10 ||
736 Opc == AMDGPU::V_FMAC_F32_e64_gfx11 ||
737 Opc == AMDGPU::V_FMAC_F32_e64_gfx12 ||
738 Opc == AMDGPU::V_FMAC_F32_e64_gfx13 ||
739 Opc == AMDGPU::V_FMAC_F32_e64_vi ||
740 Opc == AMDGPU::V_FMAC_LEGACY_F32_e64_gfx10 ||
741 Opc == AMDGPU::V_FMAC_DX9_ZERO_F32_e64_gfx11 ||
742 Opc == AMDGPU::V_FMAC_F16_e64_gfx10 ||
743 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx11 ||
744 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx11 ||
745 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx12 ||
746 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx12 ||
747 Opc == AMDGPU::V_FMAC_F16_t16_e64_gfx13 ||
748 Opc == AMDGPU::V_FMAC_F16_fake16_e64_gfx13 ||
749 Opc == AMDGPU::V_DOT2C_F32_F16_e64_vi ||
750 Opc == AMDGPU::V_DOT2C_F32_BF16_e64_vi ||
751 Opc == AMDGPU::V_DOT2C_I32_I16_e64_vi ||
752 Opc == AMDGPU::V_DOT4C_I32_I8_e64_vi ||
753 Opc == AMDGPU::V_DOT8C_I32_I4_e64_vi;
757 return Opc == AMDGPU::V_PERMLANE16_B32_gfx10 ||
758 Opc == AMDGPU::V_PERMLANEX16_B32_gfx10 ||
759 Opc == AMDGPU::V_PERMLANE16_B32_e64_gfx11 ||
760 Opc == AMDGPU::V_PERMLANEX16_B32_e64_gfx11 ||
761 Opc == AMDGPU::V_PERMLANE16_B32_e64_gfx12 ||
762 Opc == AMDGPU::V_PERMLANEX16_B32_e64_gfx12 ||
763 Opc == AMDGPU::V_PERMLANE16_VAR_B32_e64_gfx12 ||
764 Opc == AMDGPU::V_PERMLANEX16_VAR_B32_e64_gfx12;
768 return Opc == AMDGPU::V_CVT_F32_BF8_e64_gfx12 ||
769 Opc == AMDGPU::V_CVT_F32_FP8_e64_gfx12 ||
770 Opc == AMDGPU::V_CVT_F32_BF8_e64_dpp_gfx12 ||
771 Opc == AMDGPU::V_CVT_F32_FP8_e64_dpp_gfx12 ||
772 Opc == AMDGPU::V_CVT_F32_BF8_e64_dpp8_gfx12 ||
773 Opc == AMDGPU::V_CVT_F32_FP8_e64_dpp8_gfx12 ||
774 Opc == AMDGPU::V_CVT_PK_F32_BF8_fake16_e64_gfx12 ||
775 Opc == AMDGPU::V_CVT_PK_F32_FP8_fake16_e64_gfx12 ||
776 Opc == AMDGPU::V_CVT_PK_F32_BF8_t16_e64_gfx12 ||
777 Opc == AMDGPU::V_CVT_PK_F32_FP8_t16_e64_gfx12;
781 return Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SWAP ||
782 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_ADD ||
783 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SUB ||
784 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SMIN ||
785 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_UMIN ||
786 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SMAX ||
787 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_UMAX ||
788 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_AND ||
789 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_OR ||
790 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_XOR ||
791 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_INC ||
792 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_DEC ||
793 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FADD ||
794 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FMIN ||
795 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_FMAX ||
796 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_CMPSWAP ||
797 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_SUB_CLAMP_U32 ||
798 Opc == AMDGPU::G_AMDGPU_BUFFER_ATOMIC_COND_SUB_U32 ||
799 Opc == AMDGPU::G_AMDGPU_ATOMIC_CMPXCHG;
803 return Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B8_gfx1250 ||
804 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B32_gfx1250 ||
805 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B64_gfx1250 ||
806 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B128_gfx1250 ||
807 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B8_SADDR_gfx1250 ||
808 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B32_SADDR_gfx1250 ||
809 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B64_SADDR_gfx1250 ||
810 Opc == GLOBAL_STORE_ASYNC_FROM_LDS_B128_SADDR_gfx1250;
814 return Opc == TENSOR_STORE_FROM_LDS_d2_gfx1250 ||
815 Opc == TENSOR_STORE_FROM_LDS_d4_gfx1250;
835 return Info && Info->IsTrue16;
842 if (Info->HasFP8DstByteSel)
844 if (Info->HasFP4DstByteSel)
852 return Info && Info->IsDPMACCInstruction;
857 return Info ? Info->Opcode3Addr : ~0u;
862 return Info ? Info->Opcode2Addr : ~0u;
869 return getMCOpcodeGen(Opcode,
static_cast<Subtarget
>(Gen));
876 case AMDGPU::V_AND_B32_e32:
878 case AMDGPU::V_OR_B32_e32:
880 case AMDGPU::V_XOR_B32_e32:
882 case AMDGPU::V_XNOR_B32_e32:
887int getVOPDFull(
unsigned OpX,
unsigned OpY,
unsigned EncodingFamily,
889 bool IsConvertibleToBitOp = VOPD3 ?
getBitOp2(OpY) : 0;
890 OpY = IsConvertibleToBitOp ? (
unsigned)AMDGPU::V_BITOP3_B32_e64 : OpY;
892 getVOPDInfoFromComponentOpcodes(OpX, OpY, EncodingFamily, VOPD3);
893 return Info ? Info->Opcode : -1;
897 const VOPDInfo *Info = getVOPDOpcodeHelper(VOPDOpcode);
899 const auto *OpX = getVOPDBaseFromComponent(Info->OpX);
900 const auto *OpY = getVOPDBaseFromComponent(Info->OpY);
902 return {OpX->BaseVOP, OpY->BaseVOP};
914 HasSrc2Acc = TiedIdx != -1;
924 if (Opcode == AMDGPU::V_CNDMASK_B32_e32 ||
925 Opcode == AMDGPU::V_CNDMASK_B32_e64) {
931 }
else if (Opcode == AMDGPU::V_DOT2_F32_F16 ||
932 Opcode == AMDGPU::V_DOT2_F32_BF16) {
936 NumVOPD3Mods = SrcOperandsNum;
938 getNamedOperandIdx(Opcode, OpName::src0))) {
941 NumVOPD3Mods = SrcOperandsNum;
951 for (CompOprIdx =
Component::SRC1; CompOprIdx < OperandsNum; ++CompOprIdx) {
953 MandatoryLiteralIdx = CompOprIdx;
960 return getNamedOperandIdx(Opcode, OpName::bitop3);
978 std::function<
MCRegister(
unsigned,
unsigned)> GetRegIdx,
988 unsigned BanksMask) ->
bool {
995 if ((BaseX.
id() & BanksMask) == (BaseY.
id() & BanksMask))
998 ((BaseX.
id() + 1) & BanksMask) == (BaseY.
id() & BanksMask))
1001 (BaseX.
id() & BanksMask) == ((BaseY.
id() + 1) & BanksMask))
1009 unsigned CompOprIdx;
1013 if (!OpXRegs[CompOprIdx] || !OpYRegs[CompOprIdx])
1026 if (MRI.
regsOverlap(OpXRegs[CompOprIdx], OpYRegs[CompOprIdx]))
1032 if (banksOverlap(OpXRegs[CompOprIdx], OpYRegs[CompOprIdx], BanksMasks) &&
1034 OpXRegs[CompOprIdx] != OpYRegs[CompOprIdx]))
1049InstInfo::getRegIndices(
unsigned CompIdx,
1050 std::function<
MCRegister(
unsigned,
unsigned)> GetRegIdx,
1054 const auto &Comp = CompInfo[CompIdx];
1057 RegIndices[
DST] = GetRegIdx(CompIdx, Comp.getIndexOfDstInMCOperands());
1060 unsigned CompSrcIdx = CompOprIdx -
DST_NUM;
1062 Comp.hasRegSrcOperand(CompSrcIdx)
1063 ? GetRegIdx(CompIdx,
1064 Comp.getIndexOfSrcInMCOperands(CompSrcIdx, VOPD3))
1079 const auto &OpXDesc = InstrInfo->get(OpX);
1080 const auto &OpYDesc = InstrInfo->get(OpY);
1092 if (!STI.getFeatureBits().test(FeatureSupportsXNACK))
1094 if (!STI.getFeatureBits().test(FeatureSupportsSRAMECC))
1103 std::optional<bool> XnackRequested;
1104 std::optional<bool> SramEccRequested;
1106 for (
const std::string &Feature : Features.
getFeatures()) {
1107 if (Feature ==
"+xnack")
1108 XnackRequested =
true;
1109 else if (Feature ==
"-xnack")
1110 XnackRequested =
false;
1111 else if (Feature ==
"+sramecc")
1112 SramEccRequested =
true;
1113 else if (Feature ==
"-sramecc")
1114 SramEccRequested =
false;
1120 if (XnackRequested) {
1121 if (XnackSupported) {
1127 if (*XnackRequested) {
1128 errs() <<
"warning: xnack 'On' was requested for a processor that does "
1129 "not support it!\n";
1131 errs() <<
"warning: xnack 'Off' was requested for a processor that "
1132 "does not support it!\n";
1137 if (SramEccRequested) {
1138 if (SramEccSupported) {
1145 if (*SramEccRequested) {
1146 errs() <<
"warning: sramecc 'On' was requested for a processor that "
1147 "does not support it!\n";
1149 errs() <<
"warning: sramecc 'Off' was requested for a processor that "
1150 "does not support it!\n";
1168 TargetID.
split(TargetIDSplit,
':');
1170 for (
const auto &FeatureString : TargetIDSplit) {
1171 if (FeatureString.starts_with(
"xnack"))
1173 if (FeatureString.starts_with(
"sramecc"))
1179 const Triple &TargetTriple = STI.getTargetTriple();
1183 <<
'-' << TargetTriple.
getOSName() <<
'-'
1186 std::string Processor;
1191 Processor = STI.getCPU().
str();
1197 std::string Features;
1201 Features +=
":sramecc-";
1203 Features +=
":sramecc+";
1206 Features +=
":xnack-";
1208 Features +=
":xnack+";
1211 StreamRep << Processor << Features;
1275 unsigned FlatWorkGroupSize) {
1276 assert(FlatWorkGroupSize != 0);
1286 unsigned MaxBarriers = 16;
1290 return std::min(MaxWaves /
N, MaxBarriers);
1305 unsigned FlatWorkGroupSize) {
1313 unsigned FlatWorkGroupSize) {
1371 return Addressable ? AddressableNumSGPRs : 108;
1372 if (
Version.Major >= 8 && !Addressable)
1373 AddressableNumSGPRs = 112;
1378 return std::min(MaxNumSGPRs, AddressableNumSGPRs);
1382 bool FlatScrUsed,
bool XNACKUsed) {
1383 unsigned ExtraSGPRs = 0;
1414 return divideCeil(std::max(1u, NumRegs), Granule);
1424 unsigned DynamicVGPRBlockSize,
1425 std::optional<bool> EnableWavefrontSize32) {
1429 if (DynamicVGPRBlockSize != 0)
1430 return DynamicVGPRBlockSize;
1432 bool IsWave32 = EnableWavefrontSize32
1433 ? *EnableWavefrontSize32
1437 return IsWave32 ? 24 : 12;
1440 return IsWave32 ? 16 : 8;
1442 return IsWave32 ? 8 : 4;
1446 std::optional<bool> EnableWavefrontSize32) {
1450 bool IsWave32 = EnableWavefrontSize32
1451 ? *EnableWavefrontSize32
1455 return IsWave32 ? 16 : 8;
1457 return IsWave32 ? 8 : 4;
1469 return IsWave32 ? 1536 : 768;
1470 return IsWave32 ? 1024 : 512;
1475 if (Features.test(Feature1024AddressableVGPRs))
1476 return Features.
test(FeatureWavefrontSize32) ? 1024 : 512;
1481 unsigned DynamicVGPRBlockSize) {
1483 if (Features.test(FeatureGFX90AInsts))
1486 if (DynamicVGPRBlockSize != 0)
1494 unsigned DynamicVGPRBlockSize) {
1502 unsigned TotalNumVGPRs) {
1503 if (NumVGPRs < Granule)
1505 unsigned RoundedRegs =
alignTo(NumVGPRs, Granule);
1506 return std::min(std::max(TotalNumVGPRs / RoundedRegs, 1u), MaxWaves);
1537 unsigned DynamicVGPRBlockSize) {
1544 bool DynamicVGPREnabled = (DynamicVGPRBlockSize != 0);
1545 if (DynamicVGPREnabled)
1549 if (WavesPerEU >= MaxWavesPerEU)
1553 unsigned AddrsableNumVGPRs =
1556 unsigned MaxNumVGPRs =
alignDown(TotNumVGPRs / WavesPerEU, Granule);
1558 if (MaxNumVGPRs ==
alignDown(TotNumVGPRs / MaxWavesPerEU, Granule))
1562 DynamicVGPRBlockSize);
1563 if (WavesPerEU < MinWavesPerEU)
1566 unsigned MaxNumVGPRsNext =
alignDown(TotNumVGPRs / (WavesPerEU + 1), Granule);
1567 unsigned MinNumVGPRs = 1 + std::min(MaxNumVGPRs - Granule, MaxNumVGPRsNext);
1568 return std::min(MinNumVGPRs, AddrsableNumVGPRs);
1572 unsigned DynamicVGPRBlockSize) {
1576 bool DynamicVGPREnabled = (DynamicVGPRBlockSize != 0);
1577 unsigned MaxNumVGPRs =
1582 unsigned AddressableNumVGPRs =
1584 return std::min(MaxNumVGPRs, AddressableNumVGPRs);
1588 std::optional<bool> EnableWavefrontSize32) {
1596 unsigned DynamicVGPRBlockSize,
1597 std::optional<bool> EnableWavefrontSize32) {
1657 return C ==
'v' ||
C ==
's' ||
C ==
'a';
1666 if (
RegName.consume_front(
"[")) {
1673 unsigned NumRegs = End - Idx + 1;
1675 return {Kind, Idx, NumRegs};
1681 return {Kind, Idx, 1};
1687std::tuple<char, unsigned, unsigned>
1695std::pair<unsigned, unsigned>
1697 std::pair<unsigned, unsigned>
Default,
1698 bool OnlyFirstRequired) {
1700 return {Attr->first, Attr->second.value_or(
Default.second)};
1704std::optional<std::pair<unsigned, std::optional<unsigned>>>
1706 bool OnlyFirstRequired) {
1708 if (!
A.isStringAttribute())
1709 return std::nullopt;
1712 std::pair<unsigned, std::optional<unsigned>> Ints;
1713 std::pair<StringRef, StringRef> Strs =
A.getValueAsString().split(
',');
1714 if (Strs.first.trim().getAsInteger(0, Ints.first)) {
1715 Ctx.emitError(
"can't parse first integer attribute " + Name);
1716 return std::nullopt;
1718 unsigned Second = 0;
1719 if (Strs.second.trim().getAsInteger(0, Second)) {
1720 if (!OnlyFirstRequired || !Strs.second.trim().empty()) {
1721 Ctx.emitError(
"can't parse second integer attribute " + Name);
1722 return std::nullopt;
1725 Ints.second = Second;
1733 unsigned DefaultVal) {
1734 std::optional<SmallVector<unsigned>> R =
1739std::optional<SmallVector<unsigned>>
1746 return std::nullopt;
1747 if (!
A.isStringAttribute()) {
1748 Ctx.emitError(Name +
" is not a string attribute");
1749 return std::nullopt;
1757 std::pair<StringRef, StringRef> Strs = S.
split(
',');
1759 if (Strs.first.trim().getAsInteger(0, IntVal)) {
1760 Ctx.emitError(
"can't parse integer attribute " + Strs.first +
" in " +
1762 return std::nullopt;
1769 Ctx.emitError(
"attribute " + Name +
1770 " has incorrect number of integers; expected " +
1772 return std::nullopt;
1789 if (
Low.ule(Val) &&
High.ugt(Val))
1792 if (
Low.uge(Val) &&
High.ult(Val))
1801 return (1 << (getVmcntBitWidthLo(
Version.Major) +
1802 getVmcntBitWidthHi(
Version.Major))) -
1807 return (1 << getLoadcntBitWidth(
Version.Major)) - 1;
1811 return (1 << getSamplecntBitWidth(
Version.Major)) - 1;
1815 return (1 << getBvhcntBitWidth(
Version.Major)) - 1;
1819 return (1 << getExpcntBitWidth(
Version.Major)) - 1;
1823 return (1 << getLgkmcntBitWidth(
Version.Major)) - 1;
1827 return (1 << getDscntBitWidth(
Version.Major)) - 1;
1831 return (1 << getKmcntBitWidth(
Version.Major)) - 1;
1839 return (1 << getAsynccntBitWidth(
Version.Major,
Version.Minor)) - 1;
1843 return (1 << getStorecntBitWidth(
Version.Major)) - 1;
1847 bool HasExtendedWaitCounts =
IV.Major >= 12;
1848 if (HasExtendedWaitCounts) {
1867 unsigned VmcntLo = getBitMask(getVmcntBitShiftLo(
Version.Major),
1868 getVmcntBitWidthLo(
Version.Major));
1869 unsigned Expcnt = getBitMask(getExpcntBitShift(
Version.Major),
1870 getExpcntBitWidth(
Version.Major));
1871 unsigned Lgkmcnt = getBitMask(getLgkmcntBitShift(
Version.Major),
1872 getLgkmcntBitWidth(
Version.Major));
1873 unsigned VmcntHi = getBitMask(getVmcntBitShiftHi(
Version.Major),
1874 getVmcntBitWidthHi(
Version.Major));
1875 return VmcntLo | Expcnt | Lgkmcnt | VmcntHi;
1879 unsigned VmcntLo = unpackBits(
Waitcnt, getVmcntBitShiftLo(
Version.Major),
1880 getVmcntBitWidthLo(
Version.Major));
1881 unsigned VmcntHi = unpackBits(
Waitcnt, getVmcntBitShiftHi(
Version.Major),
1882 getVmcntBitWidthHi(
Version.Major));
1883 return VmcntLo | VmcntHi << getVmcntBitWidthLo(
Version.Major);
1888 getExpcntBitWidth(
Version.Major));
1893 getLgkmcntBitWidth(
Version.Major));
1897 unsigned &Expcnt,
unsigned &Lgkmcnt) {
1914 getVmcntBitWidthLo(
Version.Major));
1915 return packBits(Vmcnt >> getVmcntBitWidthLo(
Version.Major),
Waitcnt,
1916 getVmcntBitShiftHi(
Version.Major),
1917 getVmcntBitWidthHi(
Version.Major));
1922 return packBits(Expcnt,
Waitcnt, getExpcntBitShift(
Version.Major),
1923 getExpcntBitWidth(
Version.Major));
1928 return packBits(Lgkmcnt,
Waitcnt, getLgkmcntBitShift(
Version.Major),
1929 getLgkmcntBitWidth(
Version.Major));
1933 unsigned Expcnt,
unsigned Lgkmcnt) {
1948 unsigned Dscnt = getBitMask(getDscntBitShift(
Version.Major),
1949 getDscntBitWidth(
Version.Major));
1951 unsigned Storecnt = getBitMask(getLoadcntStorecntBitShift(
Version.Major),
1952 getStorecntBitWidth(
Version.Major));
1953 return Dscnt | Storecnt;
1955 unsigned Loadcnt = getBitMask(getLoadcntStorecntBitShift(
Version.Major),
1956 getLoadcntBitWidth(
Version.Major));
1957 return Dscnt | Loadcnt;
1963 getLoadcntStorecntBitShift(
Version.Major),
1964 getLoadcntBitWidth(
Version.Major)));
1965 Decoded.
set(
DS_CNT, unpackBits(LoadcntDscnt, getDscntBitShift(
Version.Major),
1966 getDscntBitWidth(
Version.Major)));
1973 getLoadcntStorecntBitShift(
Version.Major),
1974 getStorecntBitWidth(
Version.Major)));
1975 Decoded.
set(
DS_CNT, unpackBits(StorecntDscnt, getDscntBitShift(
Version.Major),
1976 getDscntBitWidth(
Version.Major)));
1982 return packBits(Loadcnt,
Waitcnt, getLoadcntStorecntBitShift(
Version.Major),
1983 getLoadcntBitWidth(
Version.Major));
1987 unsigned Storecnt) {
1988 return packBits(Storecnt,
Waitcnt, getLoadcntStorecntBitShift(
Version.Major),
1989 getStorecntBitWidth(
Version.Major));
1995 getDscntBitWidth(
Version.Major));
2012 unsigned Storecnt,
unsigned Dscnt) {
2033 for (
int Idx = 0; Idx <
Size; ++Idx) {
2034 const auto &
Op = Opr[Idx];
2035 if (
Op.isSupported(STI))
2036 Enc |=
Op.encode(
Op.Default);
2042 int Size,
unsigned Code,
2043 bool &HasNonDefaultVal,
2045 unsigned UsedOprMask = 0;
2046 HasNonDefaultVal =
false;
2047 for (
int Idx = 0; Idx <
Size; ++Idx) {
2048 const auto &
Op = Opr[Idx];
2049 if (!
Op.isSupported(STI))
2051 UsedOprMask |=
Op.getMask();
2052 unsigned Val =
Op.decode(Code);
2053 if (!
Op.isValid(Val))
2055 HasNonDefaultVal |= (Val !=
Op.Default);
2057 return (Code & ~UsedOprMask) == 0;
2061 unsigned Code,
int &Idx,
StringRef &Name,
2062 unsigned &Val,
bool &IsDefault,
2064 while (Idx <
Size) {
2065 const auto &
Op = Opr[Idx++];
2066 if (
Op.isSupported(STI)) {
2068 Val =
Op.decode(Code);
2069 IsDefault = (Val ==
Op.Default);
2079 if (InputVal < 0 || InputVal >
Op.Max)
2081 return Op.encode(InputVal);
2086 unsigned &UsedOprMask,
2089 for (
int Idx = 0; Idx <
Size; ++Idx) {
2090 const auto &
Op = Opr[Idx];
2091 if (
Op.Name == Name) {
2092 if (!
Op.isSupported(STI)) {
2096 auto OprMask =
Op.getMask();
2097 if (OprMask & UsedOprMask)
2099 UsedOprMask |= OprMask;
2122 HasNonDefaultVal, STI);
2154 return unpackBits(Encoded, getVmVsrcBitShift(), getVmVsrcBitWidth());
2158 return unpackBits(Encoded, getVaVdstBitShift(), getVaVdstBitWidth());
2162 return unpackBits(Encoded, getSaSdstBitShift(), getSaSdstBitWidth());
2166 return unpackBits(Encoded, getVaSdstBitShift(), getVaSdstBitWidth());
2170 return unpackBits(Encoded, getVaVccBitShift(), getVaVccBitWidth());
2174 return unpackBits(Encoded, getVaSsrcBitShift(), getVaSsrcBitWidth());
2178 return unpackBits(Encoded, getHoldCntBitShift(),
2183 return packBits(VmVsrc, Encoded, getVmVsrcBitShift(), getVmVsrcBitWidth());
2192 return packBits(VaVdst, Encoded, getVaVdstBitShift(), getVaVdstBitWidth());
2201 return packBits(SaSdst, Encoded, getSaSdstBitShift(), getSaSdstBitWidth());
2210 return packBits(VaSdst, Encoded, getVaSdstBitShift(), getVaSdstBitWidth());
2219 return packBits(VaVcc, Encoded, getVaVccBitShift(), getVaVccBitWidth());
2228 return packBits(VaSsrc, Encoded, getVaSsrcBitShift(), getVaSsrcBitWidth());
2238 return packBits(HoldCnt, Encoded, getHoldCntBitShift(),
2275 if (Val.Tgt <= Id && Id <= Val.Tgt + Val.MaxIndex) {
2276 Index = (Val.MaxIndex == 0) ? -1 : (Id - Val.Tgt);
2287 if (Val.MaxIndex == 0 && Name == Val.Name)
2290 if (Val.MaxIndex > 0 && Name.starts_with(Val.Name)) {
2291 StringRef Suffix = Name.drop_front(Val.Name.size());
2298 if (Suffix.
size() > 1 && Suffix[0] ==
'0')
2301 return Val.Tgt + Id;
2330namespace MTBUFFormat {
2356 if (Name == lookupTable[Id])
2555 return F.getFnAttributeAsParsedInteger(
"InitialPSInputAddr", 0);
2560 return F.getFnAttributeAsParsedInteger(
2561 "amdgpu-color-export",
2566 return F.getFnAttributeAsParsedInteger(
"amdgpu-depth-export", 0) != 0;
2571 F.getFnAttributeAsParsedInteger(
"amdgpu-dynamic-vgpr-block-size", 0);
2584 return STI.
hasFeature(AMDGPU::FeatureSRAMECC);
2588 return STI.
hasFeature(AMDGPU::FeatureMIMG_R128) &&
2601 return !STI.
hasFeature(AMDGPU::FeatureUnpackedD16VMem) && !
isCI(STI) &&
2612 return Version.Minor >= 3 ? 13 : 5;
2616 return HasSampler ? 4 : 5;
2627 return STI.
hasFeature(AMDGPU::FeatureSouthernIslands);
2631 return STI.
hasFeature(AMDGPU::FeatureSeaIslands);
2635 return STI.
hasFeature(AMDGPU::FeatureVolcanicIslands);
2725 return STI.
hasFeature(AMDGPU::FeatureGCN3Encoding);
2729 return STI.
hasFeature(AMDGPU::FeatureGFX10_AEncoding);
2733 return STI.
hasFeature(AMDGPU::FeatureGFX10_BEncoding);
2737 return STI.
hasFeature(AMDGPU::FeatureGFX10_3Insts);
2745 return STI.
hasFeature(AMDGPU::FeatureGFX90AInsts);
2749 return STI.
hasFeature(AMDGPU::FeatureGFX940Insts);
2753 return STI.
hasFeature(AMDGPU::FeatureArchitectedFlatScratch);
2757 return STI.
hasFeature(AMDGPU::FeatureMAIInsts);
2761 return STI.
hasFeature(AMDGPU::FeatureVOPDInsts);
2765 return STI.
hasFeature(AMDGPU::FeatureDPPSrc1SGPR);
2769 return STI.
hasFeature(AMDGPU::FeatureKernargPreload);
2773 int32_t ArgNumVGPR) {
2774 if (has90AInsts && ArgNumAGPR)
2775 return alignTo(ArgNumVGPR, 4) + ArgNumAGPR;
2776 return std::max(ArgNumVGPR, ArgNumAGPR);
2782 return SGPRClass.
contains(FirstSubReg != 0 ? FirstSubReg :
Reg) ||
2790#define MAP_REG2REG \
2791 using namespace AMDGPU; \
2792 switch (Reg.id()) { \
2795 CASE_CI_VI(FLAT_SCR) \
2796 CASE_CI_VI(FLAT_SCR_LO) \
2797 CASE_CI_VI(FLAT_SCR_HI) \
2798 CASE_VI_GFX9PLUS(TTMP0) \
2799 CASE_VI_GFX9PLUS(TTMP1) \
2800 CASE_VI_GFX9PLUS(TTMP2) \
2801 CASE_VI_GFX9PLUS(TTMP3) \
2802 CASE_VI_GFX9PLUS(TTMP4) \
2803 CASE_VI_GFX9PLUS(TTMP5) \
2804 CASE_VI_GFX9PLUS(TTMP6) \
2805 CASE_VI_GFX9PLUS(TTMP7) \
2806 CASE_VI_GFX9PLUS(TTMP8) \
2807 CASE_VI_GFX9PLUS(TTMP9) \
2808 CASE_VI_GFX9PLUS(TTMP10) \
2809 CASE_VI_GFX9PLUS(TTMP11) \
2810 CASE_VI_GFX9PLUS(TTMP12) \
2811 CASE_VI_GFX9PLUS(TTMP13) \
2812 CASE_VI_GFX9PLUS(TTMP14) \
2813 CASE_VI_GFX9PLUS(TTMP15) \
2814 CASE_VI_GFX9PLUS(TTMP0_TTMP1) \
2815 CASE_VI_GFX9PLUS(TTMP2_TTMP3) \
2816 CASE_VI_GFX9PLUS(TTMP4_TTMP5) \
2817 CASE_VI_GFX9PLUS(TTMP6_TTMP7) \
2818 CASE_VI_GFX9PLUS(TTMP8_TTMP9) \
2819 CASE_VI_GFX9PLUS(TTMP10_TTMP11) \
2820 CASE_VI_GFX9PLUS(TTMP12_TTMP13) \
2821 CASE_VI_GFX9PLUS(TTMP14_TTMP15) \
2822 CASE_VI_GFX9PLUS(TTMP0_TTMP1_TTMP2_TTMP3) \
2823 CASE_VI_GFX9PLUS(TTMP4_TTMP5_TTMP6_TTMP7) \
2824 CASE_VI_GFX9PLUS(TTMP8_TTMP9_TTMP10_TTMP11) \
2825 CASE_VI_GFX9PLUS(TTMP12_TTMP13_TTMP14_TTMP15) \
2826 CASE_VI_GFX9PLUS(TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7) \
2827 CASE_VI_GFX9PLUS(TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11) \
2828 CASE_VI_GFX9PLUS(TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
2830 TTMP0_TTMP1_TTMP2_TTMP3_TTMP4_TTMP5_TTMP6_TTMP7_TTMP8_TTMP9_TTMP10_TTMP11_TTMP12_TTMP13_TTMP14_TTMP15) \
2831 CASE_GFXPRE11_GFX11PLUS(M0) \
2832 CASE_GFXPRE11_GFX11PLUS(SGPR_NULL) \
2833 CASE_GFXPRE11_GFX11PLUS_TO(SGPR_NULL64, SGPR_NULL) \
2836#define CASE_CI_VI(node) \
2837 assert(!isSI(STI)); \
2839 return isCI(STI) ? node##_ci : node##_vi;
2841#define CASE_VI_GFX9PLUS(node) \
2843 return isGFX9Plus(STI) ? node##_gfx9plus : node##_vi;
2845#define CASE_GFXPRE11_GFX11PLUS(node) \
2847 return isGFX11Plus(STI) ? node##_gfx11plus : node##_gfxpre11;
2849#define CASE_GFXPRE11_GFX11PLUS_TO(node, result) \
2851 return isGFX11Plus(STI) ? result##_gfx11plus : result##_gfxpre11;
2860#undef CASE_VI_GFX9PLUS
2861#undef CASE_GFXPRE11_GFX11PLUS
2862#undef CASE_GFXPRE11_GFX11PLUS_TO
2864#define CASE_CI_VI(node) \
2868#define CASE_VI_GFX9PLUS(node) \
2870 case node##_gfx9plus: \
2872#define CASE_GFXPRE11_GFX11PLUS(node) \
2873 case node##_gfx11plus: \
2874 case node##_gfxpre11: \
2876#define CASE_GFXPRE11_GFX11PLUS_TO(node, result)
2882 case AMDGPU::SRC_SHARED_BASE_LO:
2883 case AMDGPU::SRC_SHARED_BASE:
2884 case AMDGPU::SRC_SHARED_LIMIT_LO:
2885 case AMDGPU::SRC_SHARED_LIMIT:
2886 case AMDGPU::SRC_PRIVATE_BASE_LO:
2887 case AMDGPU::SRC_PRIVATE_BASE:
2888 case AMDGPU::SRC_PRIVATE_LIMIT_LO:
2889 case AMDGPU::SRC_PRIVATE_LIMIT:
2890 case AMDGPU::SRC_FLAT_SCRATCH_BASE_LO:
2891 case AMDGPU::SRC_FLAT_SCRATCH_BASE_HI:
2892 case AMDGPU::SRC_POPS_EXITING_WAVE_ID:
2894 case AMDGPU::SRC_VCCZ:
2895 case AMDGPU::SRC_EXECZ:
2896 case AMDGPU::SRC_SCC:
2898 case AMDGPU::SGPR_NULL:
2906#undef CASE_VI_GFX9PLUS
2907#undef CASE_GFXPRE11_GFX11PLUS
2908#undef CASE_GFXPRE11_GFX11PLUS_TO
2913 unsigned OpType =
Desc.operands()[OpNo].OperandType;
2920 unsigned OpType =
Desc.operands()[OpNo].OperandType;
2943 unsigned OpType =
Desc.operands()[OpNo].OperandType;
2954 case AMDGPU::VGPR_16RegClassID:
2955 case AMDGPU::VGPR_16_Lo128RegClassID:
2956 case AMDGPU::SGPR_LO16RegClassID:
2957 case AMDGPU::AGPR_LO16RegClassID:
2959 case AMDGPU::SGPR_32RegClassID:
2960 case AMDGPU::VGPR_32RegClassID:
2961 case AMDGPU::VGPR_32_Lo256RegClassID:
2962 case AMDGPU::VRegOrLds_32RegClassID:
2963 case AMDGPU::AGPR_32RegClassID:
2964 case AMDGPU::VS_32RegClassID:
2965 case AMDGPU::AV_32RegClassID:
2966 case AMDGPU::SReg_32RegClassID:
2967 case AMDGPU::SReg_32_XM0RegClassID:
2968 case AMDGPU::SRegOrLds_32RegClassID:
2970 case AMDGPU::SGPR_64RegClassID:
2971 case AMDGPU::VS_64RegClassID:
2972 case AMDGPU::SReg_64RegClassID:
2973 case AMDGPU::VReg_64RegClassID:
2974 case AMDGPU::AReg_64RegClassID:
2975 case AMDGPU::SReg_64_XEXECRegClassID:
2976 case AMDGPU::VReg_64_Align2RegClassID:
2977 case AMDGPU::AReg_64_Align2RegClassID:
2978 case AMDGPU::AV_64RegClassID:
2979 case AMDGPU::AV_64_Align2RegClassID:
2980 case AMDGPU::VReg_64_Lo256_Align2RegClassID:
2981 case AMDGPU::VS_64_Lo256RegClassID:
2983 case AMDGPU::SGPR_96RegClassID:
2984 case AMDGPU::SReg_96RegClassID:
2985 case AMDGPU::VReg_96RegClassID:
2986 case AMDGPU::AReg_96RegClassID:
2987 case AMDGPU::VReg_96_Align2RegClassID:
2988 case AMDGPU::AReg_96_Align2RegClassID:
2989 case AMDGPU::AV_96RegClassID:
2990 case AMDGPU::AV_96_Align2RegClassID:
2991 case AMDGPU::VReg_96_Lo256_Align2RegClassID:
2993 case AMDGPU::SGPR_128RegClassID:
2994 case AMDGPU::SReg_128RegClassID:
2995 case AMDGPU::VReg_128RegClassID:
2996 case AMDGPU::AReg_128RegClassID:
2997 case AMDGPU::VReg_128_Align2RegClassID:
2998 case AMDGPU::AReg_128_Align2RegClassID:
2999 case AMDGPU::AV_128RegClassID:
3000 case AMDGPU::AV_128_Align2RegClassID:
3001 case AMDGPU::SReg_128_XNULLRegClassID:
3002 case AMDGPU::VReg_128_Lo256_Align2RegClassID:
3004 case AMDGPU::SGPR_160RegClassID:
3005 case AMDGPU::SReg_160RegClassID:
3006 case AMDGPU::VReg_160RegClassID:
3007 case AMDGPU::AReg_160RegClassID:
3008 case AMDGPU::VReg_160_Align2RegClassID:
3009 case AMDGPU::AReg_160_Align2RegClassID:
3010 case AMDGPU::AV_160RegClassID:
3011 case AMDGPU::AV_160_Align2RegClassID:
3012 case AMDGPU::VReg_160_Lo256_Align2RegClassID:
3014 case AMDGPU::SGPR_192RegClassID:
3015 case AMDGPU::SReg_192RegClassID:
3016 case AMDGPU::VReg_192RegClassID:
3017 case AMDGPU::AReg_192RegClassID:
3018 case AMDGPU::VReg_192_Align2RegClassID:
3019 case AMDGPU::AReg_192_Align2RegClassID:
3020 case AMDGPU::AV_192RegClassID:
3021 case AMDGPU::AV_192_Align2RegClassID:
3022 case AMDGPU::VReg_192_Lo256_Align2RegClassID:
3024 case AMDGPU::SGPR_224RegClassID:
3025 case AMDGPU::SReg_224RegClassID:
3026 case AMDGPU::VReg_224RegClassID:
3027 case AMDGPU::AReg_224RegClassID:
3028 case AMDGPU::VReg_224_Align2RegClassID:
3029 case AMDGPU::AReg_224_Align2RegClassID:
3030 case AMDGPU::AV_224RegClassID:
3031 case AMDGPU::AV_224_Align2RegClassID:
3032 case AMDGPU::VReg_224_Lo256_Align2RegClassID:
3034 case AMDGPU::SGPR_256RegClassID:
3035 case AMDGPU::SReg_256RegClassID:
3036 case AMDGPU::VReg_256RegClassID:
3037 case AMDGPU::AReg_256RegClassID:
3038 case AMDGPU::VReg_256_Align2RegClassID:
3039 case AMDGPU::AReg_256_Align2RegClassID:
3040 case AMDGPU::AV_256RegClassID:
3041 case AMDGPU::AV_256_Align2RegClassID:
3042 case AMDGPU::SReg_256_XNULLRegClassID:
3043 case AMDGPU::VReg_256_Lo256_Align2RegClassID:
3045 case AMDGPU::SGPR_288RegClassID:
3046 case AMDGPU::SReg_288RegClassID:
3047 case AMDGPU::VReg_288RegClassID:
3048 case AMDGPU::AReg_288RegClassID:
3049 case AMDGPU::VReg_288_Align2RegClassID:
3050 case AMDGPU::AReg_288_Align2RegClassID:
3051 case AMDGPU::AV_288RegClassID:
3052 case AMDGPU::AV_288_Align2RegClassID:
3053 case AMDGPU::VReg_288_Lo256_Align2RegClassID:
3055 case AMDGPU::SGPR_320RegClassID:
3056 case AMDGPU::SReg_320RegClassID:
3057 case AMDGPU::VReg_320RegClassID:
3058 case AMDGPU::AReg_320RegClassID:
3059 case AMDGPU::VReg_320_Align2RegClassID:
3060 case AMDGPU::AReg_320_Align2RegClassID:
3061 case AMDGPU::AV_320RegClassID:
3062 case AMDGPU::AV_320_Align2RegClassID:
3063 case AMDGPU::VReg_320_Lo256_Align2RegClassID:
3065 case AMDGPU::SGPR_352RegClassID:
3066 case AMDGPU::SReg_352RegClassID:
3067 case AMDGPU::VReg_352RegClassID:
3068 case AMDGPU::AReg_352RegClassID:
3069 case AMDGPU::VReg_352_Align2RegClassID:
3070 case AMDGPU::AReg_352_Align2RegClassID:
3071 case AMDGPU::AV_352RegClassID:
3072 case AMDGPU::AV_352_Align2RegClassID:
3073 case AMDGPU::VReg_352_Lo256_Align2RegClassID:
3075 case AMDGPU::SGPR_384RegClassID:
3076 case AMDGPU::SReg_384RegClassID:
3077 case AMDGPU::VReg_384RegClassID:
3078 case AMDGPU::AReg_384RegClassID:
3079 case AMDGPU::VReg_384_Align2RegClassID:
3080 case AMDGPU::AReg_384_Align2RegClassID:
3081 case AMDGPU::AV_384RegClassID:
3082 case AMDGPU::AV_384_Align2RegClassID:
3083 case AMDGPU::VReg_384_Lo256_Align2RegClassID:
3085 case AMDGPU::SGPR_512RegClassID:
3086 case AMDGPU::SReg_512RegClassID:
3087 case AMDGPU::VReg_512RegClassID:
3088 case AMDGPU::AReg_512RegClassID:
3089 case AMDGPU::VReg_512_Align2RegClassID:
3090 case AMDGPU::AReg_512_Align2RegClassID:
3091 case AMDGPU::AV_512RegClassID:
3092 case AMDGPU::AV_512_Align2RegClassID:
3093 case AMDGPU::VReg_512_Lo256_Align2RegClassID:
3095 case AMDGPU::SGPR_1024RegClassID:
3096 case AMDGPU::SReg_1024RegClassID:
3097 case AMDGPU::VReg_1024RegClassID:
3098 case AMDGPU::AReg_1024RegClassID:
3099 case AMDGPU::VReg_1024_Align2RegClassID:
3100 case AMDGPU::AReg_1024_Align2RegClassID:
3101 case AMDGPU::AV_1024RegClassID:
3102 case AMDGPU::AV_1024_Align2RegClassID:
3103 case AMDGPU::VReg_1024_Lo256_Align2RegClassID:
3128 (Val == 0x3fc45f306dc9c882 && HasInv2Pi);
3154 (Val == 0x3e22f983 && HasInv2Pi);
3163 return Val == 0x3F00 ||
3184 return Val == 0x3C00 ||
3211 return 192 + std::abs(
Signed);
3216 case 0x3800:
return 240;
3217 case 0xB800:
return 241;
3218 case 0x3C00:
return 242;
3219 case 0xBC00:
return 243;
3220 case 0x4000:
return 244;
3221 case 0xC000:
return 245;
3222 case 0x4400:
return 246;
3223 case 0xC400:
return 247;
3224 case 0x3118:
return 248;
3231 case 0x3F000000:
return 240;
3232 case 0xBF000000:
return 241;
3233 case 0x3F800000:
return 242;
3234 case 0xBF800000:
return 243;
3235 case 0x40000000:
return 244;
3236 case 0xC0000000:
return 245;
3237 case 0x40800000:
return 246;
3238 case 0xC0800000:
return 247;
3239 case 0x3E22F983:
return 248;
3262 return 192 + std::abs(
Signed);
3266 case 0x3F00:
return 240;
3267 case 0xBF00:
return 241;
3268 case 0x3F80:
return 242;
3269 case 0xBF80:
return 243;
3270 case 0x4000:
return 244;
3271 case 0xC000:
return 245;
3272 case 0x4080:
return 246;
3273 case 0xC080:
return 247;
3274 case 0x3E22:
return 248;
3279 return std::nullopt;
3306 return 192 + std::abs(
Signed);
3312 return std::nullopt;
3372 return Imm & 0xffff;
3414 return A->hasAttribute(Attribute::InReg) ||
3415 A->hasAttribute(Attribute::ByVal);
3418 return A->hasAttribute(Attribute::InReg);
3453 int64_t EncodedOffset) {
3462 int64_t EncodedOffset,
bool IsBuffer) {
3464 if (IsBuffer && EncodedOffset < 0)
3473 return (ByteOffset & 3) == 0;
3482 return ByteOffset >> 2;
3486 int64_t ByteOffset,
bool IsBuffer,
3492 return std::nullopt;
3495 return isInt<24>(ByteOffset) ? std::optional<int64_t>(ByteOffset)
3501 return isInt<20>(ByteOffset) ? std::optional<int64_t>(ByteOffset)
3506 return std::nullopt;
3510 ? std::optional<int64_t>(EncodedOffset)
3515 int64_t ByteOffset) {
3517 return std::nullopt;
3520 return isUInt<32>(EncodedOffset) ? std::optional<int64_t>(EncodedOffset)
3525 if (ST.getFeatureBits().test(FeatureFlatOffsetBits12))
3527 if (ST.getFeatureBits().test(FeatureFlatOffsetBits24))
3534struct SourceOfDivergence {
3537const SourceOfDivergence *lookupSourceOfDivergence(
unsigned Intr);
3542const AlwaysUniform *lookupAlwaysUniform(
unsigned Intr);
3544#define GET_SourcesOfDivergence_IMPL
3545#define GET_UniformIntrinsics_IMPL
3546#define GET_Gfx9BufferFormat_IMPL
3547#define GET_Gfx10BufferFormat_IMPL
3548#define GET_Gfx11PlusBufferFormat_IMPL
3550#include "AMDGPUGenSearchableTables.inc"
3555 return lookupSourceOfDivergence(IntrID);
3559 return lookupAlwaysUniform(IntrID);
3566 return isGFX11Plus(STI) ? getGfx11PlusBufferFormatInfo(
3567 BitsPerComp, NumComponents, NumFormat)
3569 ? getGfx10BufferFormatInfo(BitsPerComp, NumComponents, NumFormat)
3570 : getGfx9BufferFormatInfo(BitsPerComp, NumComponents, NumFormat);
3577 : getGfx9BufferFormatInfo(
Format);
3582 const unsigned VGPRClasses[] = {
3583 AMDGPU::VGPR_16RegClassID, AMDGPU::VGPR_32RegClassID,
3584 AMDGPU::VReg_64RegClassID, AMDGPU::VReg_96RegClassID,
3585 AMDGPU::VReg_128RegClassID, AMDGPU::VReg_160RegClassID,
3586 AMDGPU::VReg_192RegClassID, AMDGPU::VReg_224RegClassID,
3587 AMDGPU::VReg_256RegClassID, AMDGPU::VReg_288RegClassID,
3588 AMDGPU::VReg_320RegClassID, AMDGPU::VReg_352RegClassID,
3589 AMDGPU::VReg_384RegClassID, AMDGPU::VReg_512RegClassID,
3590 AMDGPU::VReg_1024RegClassID};
3592 for (
unsigned RCID : VGPRClasses) {
3619 if (RC->
getID() == AMDGPU::VGPR_16RegClassID) {
3629static std::optional<unsigned>
3631 bool HasSetregVGPRMSBFixup) {
3632 constexpr unsigned VGPRMSBShift =
3637 (!HasSetregVGPRMSBFixup && (
Offset +
Size) < VGPRMSBShift))
3640 if (!HasSetregVGPRMSBFixup)
3643 if (!HasSetregVGPRMSBFixup)
3649 bool HasSetregVGPRMSBFixup) {
3650 assert(
MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32);
3652 MI.getOperand(1).getImm(),
3653 HasSetregVGPRMSBFixup);
3657 bool HasSetregVGPRMSBFixup) {
3658 assert(
MI.getOpcode() == AMDGPU::S_SETREG_IMM32_B32_gfx12);
3660 MI.getOperand(1).getImm(),
3661 HasSetregVGPRMSBFixup);
3664std::pair<const AMDGPU::OpName *, const AMDGPU::OpName *>
3666 static const AMDGPU::OpName VOPOps[4] = {
3667 AMDGPU::OpName::src0, AMDGPU::OpName::src1, AMDGPU::OpName::src2,
3668 AMDGPU::OpName::vdst};
3669 static const AMDGPU::OpName VDSOps[4] = {
3670 AMDGPU::OpName::addr, AMDGPU::OpName::data0, AMDGPU::OpName::data1,
3671 AMDGPU::OpName::vdst};
3672 static const AMDGPU::OpName FLATOps[4] = {
3673 AMDGPU::OpName::vaddr, AMDGPU::OpName::vdata,
3674 AMDGPU::OpName::NUM_OPERAND_NAMES, AMDGPU::OpName::vdst};
3675 static const AMDGPU::OpName BUFOps[4] = {
3676 AMDGPU::OpName::vaddr, AMDGPU::OpName::NUM_OPERAND_NAMES,
3677 AMDGPU::OpName::NUM_OPERAND_NAMES, AMDGPU::OpName::vdata};
3678 static const AMDGPU::OpName VIMGOps[4] = {
3679 AMDGPU::OpName::vaddr0, AMDGPU::OpName::vaddr1, AMDGPU::OpName::vaddr2,
3680 AMDGPU::OpName::vdata};
3685 static const AMDGPU::OpName VOPDOpsX[4] = {
3686 AMDGPU::OpName::src0X, AMDGPU::OpName::vsrc1X, AMDGPU::OpName::vsrc2X,
3687 AMDGPU::OpName::vdstX};
3688 static const AMDGPU::OpName VOPDOpsY[4] = {
3689 AMDGPU::OpName::src0Y, AMDGPU::OpName::vsrc1Y, AMDGPU::OpName::vsrc2Y,
3690 AMDGPU::OpName::vdstY};
3693 static const AMDGPU::OpName VOP2MADMKOps[4] = {
3694 AMDGPU::OpName::src0, AMDGPU::OpName::NUM_OPERAND_NAMES,
3695 AMDGPU::OpName::src1, AMDGPU::OpName::vdst};
3696 static const AMDGPU::OpName VOPDFMAMKOpsX[4] = {
3697 AMDGPU::OpName::src0X, AMDGPU::OpName::NUM_OPERAND_NAMES,
3698 AMDGPU::OpName::vsrc1X, AMDGPU::OpName::vdstX};
3699 static const AMDGPU::OpName VOPDFMAMKOpsY[4] = {
3700 AMDGPU::OpName::src0Y, AMDGPU::OpName::NUM_OPERAND_NAMES,
3701 AMDGPU::OpName::vsrc1Y, AMDGPU::OpName::vdstY};
3703 unsigned TSFlags =
Desc.TSFlags;
3708 switch (
Desc.getOpcode()) {
3710 case AMDGPU::V_WMMA_LD_SCALE_PAIRED_B32:
3711 case AMDGPU::V_WMMA_LD_SCALE_PAIRED_B32_gfx1250:
3712 case AMDGPU::V_WMMA_LD_SCALE16_PAIRED_B64:
3713 case AMDGPU::V_WMMA_LD_SCALE16_PAIRED_B64_gfx1250:
3715 case AMDGPU::V_FMAMK_F16:
3716 case AMDGPU::V_FMAMK_F16_t16:
3717 case AMDGPU::V_FMAMK_F16_t16_gfx12:
3718 case AMDGPU::V_FMAMK_F16_fake16:
3719 case AMDGPU::V_FMAMK_F16_fake16_gfx12:
3720 case AMDGPU::V_FMAMK_F32:
3721 case AMDGPU::V_FMAMK_F32_gfx12:
3722 case AMDGPU::V_FMAMK_F64:
3723 case AMDGPU::V_FMAMK_F64_gfx1250:
3724 return {VOP2MADMKOps,
nullptr};
3728 return {VOPOps,
nullptr};
3732 return {VDSOps,
nullptr};
3735 return {FLATOps,
nullptr};
3738 return {BUFOps,
nullptr};
3741 return {VIMGOps,
nullptr};
3745 return {(OpX == AMDGPU::V_FMAMK_F32) ? VOPDFMAMKOpsX : VOPDOpsX,
3746 (OpY == AMDGPU::V_FMAMK_F32) ? VOPDFMAMKOpsY : VOPDOpsY};
3753 " these instructions are not expected on gfx1250");
3779 for (
auto OpName : {OpName::vdst, OpName::src0, OpName::src1, OpName::src2}) {
3787 if (RegClass == AMDGPU::VReg_64RegClassID ||
3788 RegClass == AMDGPU::VReg_64_Align2RegClassID)
3797 case AMDGPU::V_MUL_LO_U32_e64:
3798 case AMDGPU::V_MUL_LO_U32_e64_dpp:
3799 case AMDGPU::V_MUL_LO_U32_e64_dpp_gfx1250:
3800 case AMDGPU::V_MUL_HI_U32_e64:
3801 case AMDGPU::V_MUL_HI_U32_e64_dpp:
3802 case AMDGPU::V_MUL_HI_U32_e64_dpp_gfx1250:
3803 case AMDGPU::V_MUL_HI_I32_e64:
3804 case AMDGPU::V_MUL_HI_I32_e64_dpp:
3805 case AMDGPU::V_MUL_HI_I32_e64_dpp_gfx1250:
3806 case AMDGPU::V_MAD_U32_e64:
3807 case AMDGPU::V_MAD_U32_e64_dpp:
3808 case AMDGPU::V_MAD_U32_e64_dpp_gfx1250:
3817 if (!ST.hasFeature(AMDGPU::FeatureDPALU_DPP))
3821 return ST.hasFeature(AMDGPU::FeatureGFX1250Insts);
3827 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize32768))
3829 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize65536))
3831 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize163840))
3833 if (ST.getFeatureBits().test(FeatureAddressableLocalMemorySize327680))
3840 case AMDGPU::V_PK_ADD_F32:
3841 case AMDGPU::V_PK_ADD_F32_gfx12:
3842 case AMDGPU::V_PK_MUL_F32:
3843 case AMDGPU::V_PK_MUL_F32_gfx12:
3844 case AMDGPU::V_PK_FMA_F32:
3845 case AMDGPU::V_PK_FMA_F32_gfx12:
3865 OS << EncoNoCluster <<
',' << EncoNoCluster <<
',' << EncoNoCluster;
3866 return Buffer.
c_str();
3869 OS << EncoVariableDims <<
',' << EncoVariableDims <<
','
3870 << EncoVariableDims;
3871 return Buffer.
c_str();
3874 OS << Dims[0] <<
',' << Dims[1] <<
',' << Dims[2];
3875 return Buffer.
c_str();
3882 std::optional<SmallVector<unsigned>> Attr =
3886 if (!Attr.has_value())
3895 A.Dims = {(*Attr)[0], (*Attr)[1], (*Attr)[2]};
3906 OS <<
"Unsupported";
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
static llvm::cl::opt< unsigned > DefaultAMDHSACodeObjectVersion("amdhsa-code-object-version", llvm::cl::Hidden, llvm::cl::init(llvm::AMDGPU::AMDHSA_COV6), llvm::cl::desc("Set default AMDHSA Code Object Version (module flag " "or asm directive still take priority if present)"))
Provides AMDGPU specific target descriptions.
MC layer struct for AMDGPUMCKernelCodeT, provides MCExpr functionality where required.
@ AMD_CODE_PROPERTY_ENABLE_WAVEFRONT_SIZE32
This file contains the simple types necessary to represent the attributes associated with functions a...
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
static GCRegistry::Add< CoreCLRGC > E("coreclr", "CoreCLR-compatible GC")
This file contains the declarations for the subclasses of Constant, which represent the different fla...
Register const TargetRegisterInfo * TRI
#define S_00B848_MEM_ORDERED(x)
#define S_00B848_WGP_MODE(x)
#define S_00B848_FWD_PROGRESS(x)
static const int BlockSize
static const uint32_t IV[8]
static ClusterDimsAttr get(const Function &F)
ClusterDimsAttr()=default
std::string to_string() const
const std::array< unsigned, 3 > & getDims() const
bool isSramEccSupported() const
void setTargetIDFromFeaturesString(StringRef FS)
TargetIDSetting getXnackSetting() const
void print(raw_ostream &OS) const
Write string representation to OS.
AMDGPUTargetID(const MCSubtargetInfo &STI)
bool isXnackSupported() const
void setTargetIDFromTargetIDStream(StringRef TargetID)
std::string toString() const
TargetIDSetting getSramEccSetting() const
unsigned getIndexInParsedOperands(unsigned CompOprIdx) const
unsigned getIndexOfDstInParsedOperands() const
unsigned getIndexOfSrcInParsedOperands(unsigned CompSrcIdx) const
int getBitOp3OperandIdx() const
unsigned getCompParsedSrcOperandsNum() const
std::optional< unsigned > getInvalidCompOperandIndex(std::function< MCRegister(unsigned, unsigned)> GetRegIdx, const MCRegisterInfo &MRI, bool SkipSrc=false, bool AllowSameVGPR=false, bool VOPD3=false) const
std::array< MCRegister, Component::MAX_OPR_NUM > RegIndices
Represents the counter values to wait for in an s_waitcnt instruction.
LLVM_DUMP_METHOD void dump() const
unsigned get(InstCounterType T) const
void set(InstCounterType T, unsigned Val)
This class represents an incoming formal argument to a Function.
Functions, function parameters, and return types can have attributes to indicate how they should be t...
Base class for all callable instructions (InvokeInst and CallInst) Holds everything related to callin...
CallingConv::ID getCallingConv() const
LLVM_ABI bool paramHasAttr(unsigned ArgNo, Attribute::AttrKind Kind) const
Determine whether the argument or parameter has the given attribute.
constexpr bool test(unsigned I) const
unsigned getAddressSpace() const
This is an important class for using LLVM in a threaded context.
Instances of this class represent a single low-level machine instruction.
Describe properties that are true of each instruction in the target description file.
unsigned getNumOperands() const
Return the number of declared MachineOperands for this MachineInstruction.
ArrayRef< MCOperandInfo > operands() const
bool mayStore() const
Return true if this instruction could possibly modify memory.
bool mayLoad() const
Return true if this instruction could possibly read memory.
unsigned getNumDefs() const
Return the number of MachineOperands that are register definitions.
int getOperandConstraint(unsigned OpNum, MCOI::OperandConstraint Constraint) const
Returns the value of the specified operand constraint if it is present.
unsigned getOpcode() const
Return the opcode number for this descriptor.
Interface to description of machine instruction set.
const MCInstrDesc & get(unsigned Opcode) const
Return the machine instruction descriptor that corresponds to the specified instruction opcode.
int16_t getOpRegClassID(const MCOperandInfo &OpInfo, unsigned HwModeId) const
Return the ID of the register class to use for OpInfo, for the active HwMode HwModeId.
This holds information about one operand of a machine instruction, indicating the register class for ...
MCRegisterClass - Base class of TargetRegisterClass.
unsigned getID() const
getID() - Return the register class ID number.
MCRegister getRegister(unsigned i) const
getRegister - Return the specified register in the class.
bool contains(MCRegister Reg) const
contains - Return true if the specified register is included in this register class.
MCRegisterInfo base class - We assume that the target defines a static array of MCRegisterDesc object...
bool regsOverlap(MCRegister RegA, MCRegister RegB) const
Returns true if the two registers are equal or alias each other.
uint16_t getEncodingValue(MCRegister Reg) const
Returns the encoding for Reg.
const MCRegisterClass & getRegClass(unsigned i) const
Returns the register class associated with the enumeration value.
MCRegister getSubReg(MCRegister Reg, unsigned Idx) const
Returns the physical register number of sub-register "Index" for physical register RegNo.
Wrapper class representing physical registers. Should be passed by value.
constexpr unsigned id() const
Generic base class for all target subtargets.
bool hasFeature(unsigned Feature) const
const Triple & getTargetTriple() const
const FeatureBitset & getFeatureBits() const
const MDOperand & getOperand(unsigned I) const
unsigned getNumOperands() const
Return number of MDNode operands.
Representation of each machine instruction.
A Module instance is used to store all the information related to an LLVM module.
SmallString - A SmallString is just a SmallVector with methods and accessors that make it work better...
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
A wrapper around a string literal that serves as a proxy for constructing global tables of StringRefs...
StringRef - Represent a constant reference to a string, i.e.
std::pair< StringRef, StringRef > split(char Separator) const
Split into two substrings around the first occurrence of a separator character.
bool getAsInteger(unsigned Radix, T &Result) const
Parse the current string as an integer of the specified radix.
std::string str() const
str - Get the contents as an std::string.
constexpr bool empty() const
empty - Check if the string is empty.
constexpr size_t size() const
size - Get the string size.
bool ends_with(StringRef Suffix) const
Check if this string ends with the given Suffix.
Manages the enabling and disabling of subtarget specific features.
const std::vector< std::string > & getFeatures() const
Returns the vector of individual subtarget features.
Triple - Helper class for working with autoconf configuration names.
LLVM_ABI StringRef getVendorName() const
Get the vendor (second) component of the triple.
LLVM_ABI StringRef getOSName() const
Get the operating system (third) component of the triple.
OSType getOS() const
Get the parsed operating system type of this triple.
ArchType getArch() const
Get the parsed architecture type of this triple.
LLVM_ABI StringRef getEnvironmentName() const
Get the optional environment (fourth) component of the triple, or "" if empty.
bool isAMDGCN() const
Tests whether the target is AMDGCN.
LLVM_ABI StringRef getArchName() const
Get the architecture (first) component of the triple.
Twine - A lightweight data structure for efficiently representing the concatenation of temporary valu...
The instances of the Type class are immutable: once they are created, they are never changed.
This class implements an extremely fast bulk output stream that can only output to a stream.
A raw_ostream that writes to an std::string.
A raw_ostream that writes to an SmallVector or SmallString.
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
@ CONSTANT_ADDRESS_32BIT
Address space for 32-bit constant memory.
@ LOCAL_ADDRESS
Address space for local memory.
@ CONSTANT_ADDRESS
Address space for constant memory (VTX2).
@ GLOBAL_ADDRESS
Address space for global memory (RAT0, VTX0).
unsigned decodeFieldVaVcc(unsigned Encoded)
unsigned encodeFieldVaVcc(unsigned Encoded, unsigned VaVcc)
unsigned decodeFieldHoldCnt(unsigned Encoded, const IsaVersion &Version)
unsigned getVaVccBitMask()
bool decodeDepCtr(unsigned Code, int &Id, StringRef &Name, unsigned &Val, bool &IsDefault, const MCSubtargetInfo &STI)
unsigned encodeFieldHoldCnt(unsigned Encoded, unsigned HoldCnt, const IsaVersion &Version)
unsigned getVmVsrcBitMask()
unsigned encodeFieldVaSsrc(unsigned Encoded, unsigned VaSsrc)
unsigned encodeFieldVaVdst(unsigned Encoded, unsigned VaVdst)
unsigned decodeFieldSaSdst(unsigned Encoded)
unsigned getHoldCntBitMask(const IsaVersion &Version)
unsigned decodeFieldVaSdst(unsigned Encoded)
unsigned getVaVdstBitMask()
unsigned getVaSsrcBitMask()
unsigned encodeFieldVmVsrc(unsigned Encoded, unsigned VmVsrc)
unsigned getVaSdstBitMask()
unsigned decodeFieldVaSsrc(unsigned Encoded)
int encodeDepCtr(const StringRef Name, int64_t Val, unsigned &UsedOprMask, const MCSubtargetInfo &STI)
unsigned encodeFieldSaSdst(unsigned Encoded, unsigned SaSdst)
const CustomOperandVal DepCtrInfo[]
bool isSymbolicDepCtrEncoding(unsigned Code, bool &HasNonDefaultVal, const MCSubtargetInfo &STI)
unsigned decodeFieldVaVdst(unsigned Encoded)
unsigned getSaSdstBitMask()
int getDefaultDepCtrEncoding(const MCSubtargetInfo &STI)
unsigned decodeFieldVmVsrc(unsigned Encoded)
unsigned encodeFieldVaSdst(unsigned Encoded, unsigned VaSdst)
bool isSupportedTgtId(unsigned Id, const MCSubtargetInfo &STI)
static constexpr ExpTgt ExpTgtInfo[]
bool getTgtName(unsigned Id, StringRef &Name, int &Index)
unsigned getTgtId(const StringRef Name)
@ ET_DUAL_SRC_BLEND_MAX_IDX
constexpr uint32_t VersionMinor
HSA metadata minor version.
constexpr uint32_t VersionMajor
HSA metadata major version.
@ COMPLETION_ACTION_OFFSET
@ MULTIGRID_SYNC_ARG_OFFSET
unsigned getVGPREncodingGranule(const MCSubtargetInfo *STI, std::optional< bool > EnableWavefrontSize32)
@ FIXED_NUM_SGPRS_FOR_INIT_BUG
unsigned getTotalNumVGPRs(const MCSubtargetInfo *STI)
unsigned getArchVGPRAllocGranule()
For subtargets with a unified VGPR file and mixed ArchVGPR/AGPR usage, returns the allocation granule...
unsigned getWavesPerEUForWorkGroup(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getWavefrontSize(const MCSubtargetInfo *STI)
unsigned getNumWavesPerEUWithNumVGPRs(const MCSubtargetInfo *STI, unsigned NumVGPRs, unsigned DynamicVGPRBlockSize)
unsigned getMaxWorkGroupsPerCU(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getMaxWavesPerEU(const MCSubtargetInfo *STI)
unsigned getWavesPerWorkGroup(const MCSubtargetInfo *STI, unsigned FlatWorkGroupSize)
unsigned getNumExtraSGPRs(const MCSubtargetInfo *STI, bool VCCUsed, bool FlatScrUsed, bool XNACKUsed)
unsigned getSGPREncodingGranule(const MCSubtargetInfo *STI)
unsigned getLocalMemorySize(const MCSubtargetInfo *STI)
unsigned getAddressableLocalMemorySize(const MCSubtargetInfo *STI)
unsigned getEUsPerCU(const MCSubtargetInfo *STI)
unsigned getAddressableNumSGPRs(const MCSubtargetInfo *STI)
unsigned getMinNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU)
static TargetIDSetting getTargetIDSettingFromFeatureString(StringRef FeatureString)
unsigned getMinFlatWorkGroupSize(const MCSubtargetInfo *STI)
unsigned getVGPRAllocGranule(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize, std::optional< bool > EnableWavefrontSize32)
unsigned getMaxNumSGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, bool Addressable)
unsigned getNumSGPRBlocks(const MCSubtargetInfo *STI, unsigned NumSGPRs)
unsigned getMinWavesPerEU(const MCSubtargetInfo *STI)
unsigned getMaxNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getSGPRAllocGranule(const MCSubtargetInfo *STI)
unsigned getMinNumVGPRs(const MCSubtargetInfo *STI, unsigned WavesPerEU, unsigned DynamicVGPRBlockSize)
unsigned getAllocatedNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs, unsigned DynamicVGPRBlockSize, std::optional< bool > EnableWavefrontSize32)
unsigned getEncodedNumVGPRBlocks(const MCSubtargetInfo *STI, unsigned NumVGPRs, std::optional< bool > EnableWavefrontSize32)
unsigned getOccupancyWithNumSGPRs(unsigned SGPRs, unsigned MaxWaves, AMDGPUSubtarget::Generation Gen)
static unsigned getGranulatedNumRegisterBlocks(unsigned NumRegs, unsigned Granule)
unsigned getAddressableNumArchVGPRs(const MCSubtargetInfo *STI)
unsigned getTotalNumSGPRs(const MCSubtargetInfo *STI)
unsigned getAddressableNumVGPRs(const MCSubtargetInfo *STI, unsigned DynamicVGPRBlockSize)
uint64_t encodeMsg(uint64_t MsgId, uint64_t OpId, uint64_t StreamId)
@ ID_DEALLOC_VGPRS_GFX11Plus
bool msgSupportsStream(int64_t MsgId, int64_t OpId, const MCSubtargetInfo &STI)
void decodeMsg(unsigned Val, uint16_t &MsgId, uint16_t &OpId, uint16_t &StreamId, const MCSubtargetInfo &STI)
bool isValidMsgId(int64_t MsgId, const MCSubtargetInfo &STI)
bool isValidMsgStream(int64_t MsgId, int64_t OpId, int64_t StreamId, const MCSubtargetInfo &STI, bool Strict)
bool msgDoesNotUseM0(int64_t MsgId, const MCSubtargetInfo &STI)
Returns true if the message does not use the m0 operand.
StringRef getMsgOpName(int64_t MsgId, uint64_t Encoding, const MCSubtargetInfo &STI)
Map from an encoding to the symbolic name for a sendmsg operation.
static uint64_t getMsgIdMask(const MCSubtargetInfo &STI)
bool msgRequiresOp(int64_t MsgId, const MCSubtargetInfo &STI)
bool isValidMsgOp(int64_t MsgId, int64_t OpId, const MCSubtargetInfo &STI, bool Strict)
constexpr unsigned VOPD_VGPR_BANK_MASKS[]
constexpr unsigned COMPONENTS_NUM
constexpr unsigned VOPD3_VGPR_BANK_MASKS[]
bool isPackedFP32Inst(unsigned Opc)
bool isGCN3Encoding(const MCSubtargetInfo &STI)
bool isInlinableLiteralBF16(int16_t Literal, bool HasInv2Pi)
bool isGFX10_BEncoding(const MCSubtargetInfo &STI)
bool isInlineValue(MCRegister Reg)
bool isGFX10_GFX11(const MCSubtargetInfo &STI)
bool isInlinableLiteralV216(uint32_t Literal, uint8_t OpType)
bool isPKFMACF16InlineConstant(uint32_t Literal, bool IsGFX11Plus)
LLVM_READONLY const MIMGInfo * getMIMGInfo(unsigned Opc)
void decodeWaitcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned &Vmcnt, unsigned &Expcnt, unsigned &Lgkmcnt)
Decodes Vmcnt, Expcnt and Lgkmcnt from given Waitcnt for given isa Version, and writes decoded values...
bool isInlinableLiteralFP16(int16_t Literal, bool HasInv2Pi)
bool isSGPR(MCRegister Reg, const MCRegisterInfo *TRI)
Is Reg - scalar register.
uint64_t convertSMRDOffsetUnits(const MCSubtargetInfo &ST, uint64_t ByteOffset)
Convert ByteOffset to dwords if the subtarget uses dword SMRD immediate offsets.
static unsigned encodeStorecnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Storecnt)
MCRegister getMCReg(MCRegister Reg, const MCSubtargetInfo &STI)
If Reg is a pseudo reg, return the correct hardware register given STI otherwise return Reg.
static bool hasSMEMByteOffset(const MCSubtargetInfo &ST)
bool isVOPCAsmOnly(unsigned Opc)
int getMIMGOpcode(unsigned BaseOpcode, unsigned MIMGEncoding, unsigned VDataDwords, unsigned VAddrDwords)
bool getMTBUFHasSrsrc(unsigned Opc)
std::optional< int64_t > getSMRDEncodedLiteralOffset32(const MCSubtargetInfo &ST, int64_t ByteOffset)
bool getWMMAIsXDL(unsigned Opc)
static std::optional< unsigned > convertSetRegImmToVgprMSBs(unsigned Imm, unsigned Simm16, bool HasSetregVGPRMSBFixup)
uint8_t wmmaScaleF8F6F4FormatToNumRegs(unsigned Fmt)
static bool isSymbolicCustomOperandEncoding(const CustomOperandVal *Opr, int Size, unsigned Code, bool &HasNonDefaultVal, const MCSubtargetInfo &STI)
bool isGFX10Before1030(const MCSubtargetInfo &STI)
bool isSISrcInlinableOperand(const MCInstrDesc &Desc, unsigned OpNo)
Does this operand support only inlinable literals?
unsigned mapWMMA2AddrTo3AddrOpcode(unsigned Opc)
const int OPR_ID_UNSUPPORTED
bool shouldEmitConstantsToTextSection(const Triple &TT)
bool isInlinableLiteralV2I16(uint32_t Literal)
bool isDPMACCInstruction(unsigned Opc)
int getMTBUFElements(unsigned Opc)
bool isHi16Reg(MCRegister Reg, const MCRegisterInfo &MRI)
static int encodeCustomOperandVal(const CustomOperandVal &Op, int64_t InputVal)
unsigned getTemporalHintType(const MCInstrDesc TID)
int32_t getTotalNumVGPRs(bool has90AInsts, int32_t ArgNumAGPR, int32_t ArgNumVGPR)
iota_range< InstCounterType > inst_counter_types(InstCounterType MaxCounter)
bool isGFX10(const MCSubtargetInfo &STI)
bool isInlinableLiteralV2BF16(uint32_t Literal)
unsigned getMaxNumUserSGPRs(const MCSubtargetInfo &STI)
std::optional< unsigned > getInlineEncodingV216(bool IsFloat, uint32_t Literal)
FPType getFPDstSelType(unsigned Opc)
unsigned getNumFlatOffsetBits(const MCSubtargetInfo &ST)
For pre-GFX12 FLAT instructions the offset must be positive; MSB is ignored and forced to zero.
bool hasA16(const MCSubtargetInfo &STI)
bool isLegalSMRDEncodedSignedOffset(const MCSubtargetInfo &ST, int64_t EncodedOffset, bool IsBuffer)
bool isGFX12Plus(const MCSubtargetInfo &STI)
unsigned getNSAMaxSize(const MCSubtargetInfo &STI, bool HasSampler)
const MCRegisterClass * getVGPRPhysRegClass(MCRegister Reg, const MCRegisterInfo &MRI)
bool hasPackedD16(const MCSubtargetInfo &STI)
unsigned getStorecntBitMask(const IsaVersion &Version)
unsigned getLdsDwGranularity(const MCSubtargetInfo &ST)
bool isGFX940(const MCSubtargetInfo &STI)
bool isInlinableLiteralV2F16(uint32_t Literal)
bool isHsaAbi(const MCSubtargetInfo &STI)
bool isGFX11(const MCSubtargetInfo &STI)
const int OPR_VAL_INVALID
bool getSMEMIsBuffer(unsigned Opc)
bool isGFX10_3_GFX11(const MCSubtargetInfo &STI)
bool isGFX13(const MCSubtargetInfo &STI)
unsigned getAsynccntBitMask(const IsaVersion &Version)
bool hasValueInRangeLikeMetadata(const MDNode &MD, int64_t Val)
Checks if Val is inside MD, a !range-like metadata.
uint8_t mfmaScaleF8F6F4FormatToNumRegs(unsigned EncodingVal)
unsigned getVOPDOpcode(unsigned Opc, bool VOPD3)
bool isGroupSegment(const GlobalValue *GV)
LLVM_ABI IsaVersion getIsaVersion(StringRef GPU)
bool getMTBUFHasSoffset(unsigned Opc)
bool hasXNACK(const MCSubtargetInfo &STI)
bool isValid32BitLiteral(uint64_t Val, bool IsFP64)
static unsigned getCombinedCountBitMask(const IsaVersion &Version, bool IsStore)
CanBeVOPD getCanBeVOPD(unsigned Opc, unsigned EncodingFamily, bool VOPD3)
unsigned encodeWaitcnt(const IsaVersion &Version, unsigned Vmcnt, unsigned Expcnt, unsigned Lgkmcnt)
Encodes Vmcnt, Expcnt and Lgkmcnt into Waitcnt for given isa Version.
bool isVOPC64DPP(unsigned Opc)
int getMUBUFOpcode(unsigned BaseOpc, unsigned Elements)
bool getMAIIsGFX940XDL(unsigned Opc)
bool isSI(const MCSubtargetInfo &STI)
unsigned getDefaultAMDHSACodeObjectVersion()
bool isReadOnlySegment(const GlobalValue *GV)
bool isArgPassedInSGPR(const Argument *A)
bool isIntrinsicAlwaysUniform(unsigned IntrID)
int getMUBUFBaseOpcode(unsigned Opc)
unsigned getAMDHSACodeObjectVersion(const Module &M)
unsigned decodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt)
unsigned getWaitcntBitMask(const IsaVersion &Version)
LLVM_READONLY bool hasNamedOperand(uint64_t Opcode, OpName NamedIdx)
bool getVOP3IsSingle(unsigned Opc)
bool isGFX9(const MCSubtargetInfo &STI)
bool isDPALU_DPP32BitOpc(unsigned Opc)
bool getVOP1IsSingle(unsigned Opc)
static bool isDwordAligned(uint64_t ByteOffset)
unsigned getVOPDEncodingFamily(const MCSubtargetInfo &ST)
bool isGFX10_AEncoding(const MCSubtargetInfo &STI)
bool isKImmOperand(const MCInstrDesc &Desc, unsigned OpNo)
Is this a KImm operand?
bool getHasColorExport(const Function &F)
int getMTBUFBaseOpcode(unsigned Opc)
bool isGFX90A(const MCSubtargetInfo &STI)
unsigned getSamplecntBitMask(const IsaVersion &Version)
unsigned getDefaultQueueImplicitArgPosition(unsigned CodeObjectVersion)
std::tuple< char, unsigned, unsigned > parseAsmPhysRegName(StringRef RegName)
Returns a valid charcode or 0 in the first entry if this is a valid physical register name.
bool hasSRAMECC(const MCSubtargetInfo &STI)
bool getHasDepthExport(const Function &F)
bool isGFX8_GFX9_GFX10(const MCSubtargetInfo &STI)
bool getMUBUFHasVAddr(unsigned Opc)
bool isTrue16Inst(unsigned Opc)
unsigned getVGPREncodingMSBs(MCRegister Reg, const MCRegisterInfo &MRI)
std::pair< unsigned, unsigned > getVOPDComponents(unsigned VOPDOpcode)
bool isInlinableLiteral32(int32_t Literal, bool HasInv2Pi)
bool isGFX12(const MCSubtargetInfo &STI)
unsigned getInitialPSInputAddr(const Function &F)
unsigned encodeExpcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Expcnt)
bool isAsyncStore(unsigned Opc)
unsigned getDynamicVGPRBlockSize(const Function &F)
unsigned getKmcntBitMask(const IsaVersion &Version)
MCRegister getVGPRWithMSBs(MCRegister Reg, unsigned MSBs, const MCRegisterInfo &MRI)
If Reg is a low VGPR return a corresponding high VGPR with MSBs set.
unsigned getVmcntBitMask(const IsaVersion &Version)
bool isNotGFX10Plus(const MCSubtargetInfo &STI)
bool hasMAIInsts(const MCSubtargetInfo &STI)
unsigned getBitOp2(unsigned Opc)
bool isIntrinsicSourceOfDivergence(unsigned IntrID)
unsigned getXcntBitMask(const IsaVersion &Version)
bool isGenericAtomic(unsigned Opc)
const MFMA_F8F6F4_Info * getWMMA_F8F6F4_WithFormatArgs(unsigned FmtA, unsigned FmtB, unsigned F8F8Opcode)
Waitcnt decodeStorecntDscnt(const IsaVersion &Version, unsigned StorecntDscnt)
bool isGFX8Plus(const MCSubtargetInfo &STI)
LLVM_READNONE bool isInlinableIntLiteral(int64_t Literal)
Is this literal inlinable, and not one of the values intended for floating point values.
unsigned getLgkmcntBitMask(const IsaVersion &Version)
bool getMUBUFTfe(unsigned Opc)
unsigned getBvhcntBitMask(const IsaVersion &Version)
bool hasSMRDSignedImmOffset(const MCSubtargetInfo &ST)
bool hasMIMG_R128(const MCSubtargetInfo &STI)
bool hasGFX10_3Insts(const MCSubtargetInfo &STI)
std::pair< const AMDGPU::OpName *, const AMDGPU::OpName * > getVGPRLoweringOperandTables(const MCInstrDesc &Desc)
bool hasG16(const MCSubtargetInfo &STI)
unsigned getAddrSizeMIMGOp(const MIMGBaseOpcodeInfo *BaseOpcode, const MIMGDimInfo *Dim, bool IsA16, bool IsG16Supported)
int getMTBUFOpcode(unsigned BaseOpc, unsigned Elements)
bool isGFX13Plus(const MCSubtargetInfo &STI)
unsigned getExpcntBitMask(const IsaVersion &Version)
bool hasArchitectedFlatScratch(const MCSubtargetInfo &STI)
int32_t getMCOpcode(uint32_t Opcode, unsigned Gen)
bool getMUBUFHasSoffset(unsigned Opc)
bool isNotGFX11Plus(const MCSubtargetInfo &STI)
bool isGFX11Plus(const MCSubtargetInfo &STI)
std::optional< unsigned > getInlineEncodingV2F16(uint32_t Literal)
bool isSISrcFPOperand(const MCInstrDesc &Desc, unsigned OpNo)
Is this floating-point operand?
std::tuple< char, unsigned, unsigned > parseAsmConstraintPhysReg(StringRef Constraint)
Returns a valid charcode or 0 in the first entry if this is a valid physical register constraint.
unsigned getHostcallImplicitArgPosition(unsigned CodeObjectVersion)
static unsigned getDefaultCustomOperandEncoding(const CustomOperandVal *Opr, int Size, const MCSubtargetInfo &STI)
static unsigned encodeLoadcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Loadcnt)
bool isGFX10Plus(const MCSubtargetInfo &STI)
static bool decodeCustomOperand(const CustomOperandVal *Opr, int Size, unsigned Code, int &Idx, StringRef &Name, unsigned &Val, bool &IsDefault, const MCSubtargetInfo &STI)
static bool isValidRegPrefix(char C)
std::optional< int64_t > getSMRDEncodedOffset(const MCSubtargetInfo &ST, int64_t ByteOffset, bool IsBuffer, bool HasSOffset)
bool isGlobalSegment(const GlobalValue *GV)
int64_t encode32BitLiteral(int64_t Imm, OperandType Type, bool IsLit)
@ OPERAND_KIMM32
Operand with 32-bit immediate that uses the constant bus.
@ OPERAND_REG_INLINE_C_LAST
@ OPERAND_REG_INLINE_C_FP64
@ OPERAND_REG_INLINE_C_BF16
@ OPERAND_REG_INLINE_C_V2BF16
@ OPERAND_REG_IMM_V2INT16
@ OPERAND_REG_IMM_INT32
Operands with register, 32-bit, or 64-bit immediate.
@ OPERAND_REG_INLINE_AC_FIRST
@ OPERAND_REG_IMM_V2FP16_SPLAT
@ OPERAND_REG_IMM_NOINLINE_V2FP16
@ OPERAND_REG_INLINE_C_V2FP16
@ OPERAND_REG_INLINE_AC_INT32
Operands with an AccVGPR register or inline constant.
@ OPERAND_REG_INLINE_AC_FP32
@ OPERAND_REG_IMM_V2INT32
@ OPERAND_REG_INLINE_C_FIRST
@ OPERAND_REG_INLINE_C_FP32
@ OPERAND_REG_INLINE_AC_LAST
@ OPERAND_REG_INLINE_C_INT32
@ OPERAND_REG_INLINE_C_V2INT16
@ OPERAND_REG_INLINE_AC_FP64
@ OPERAND_REG_INLINE_C_FP16
@ OPERAND_INLINE_SPLIT_BARRIER_INT32
std::optional< unsigned > getPKFMACF16InlineEncoding(uint32_t Literal, bool IsGFX11Plus)
void initDefaultAMDKernelCodeT(AMDGPUMCKernelCodeT &KernelCode, const MCSubtargetInfo *STI)
bool isNotGFX9Plus(const MCSubtargetInfo &STI)
StringLiteral getInstCounterName(InstCounterType T)
bool isDPALU_DPP(const MCInstrDesc &OpDesc, const MCInstrInfo &MII, const MCSubtargetInfo &ST)
bool hasGDS(const MCSubtargetInfo &STI)
bool isLegalSMRDEncodedUnsignedOffset(const MCSubtargetInfo &ST, int64_t EncodedOffset)
bool isGFX9Plus(const MCSubtargetInfo &STI)
bool hasDPPSrc1SGPR(const MCSubtargetInfo &STI)
const int OPR_ID_DUPLICATE
bool isVOPD(unsigned Opc)
VOPD::InstInfo getVOPDInstInfo(const MCInstrDesc &OpX, const MCInstrDesc &OpY)
unsigned encodeVmcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Vmcnt)
unsigned decodeExpcnt(const IsaVersion &Version, unsigned Waitcnt)
bool isCvt_F32_Fp8_Bf8_e64(unsigned Opc)
Waitcnt decodeLoadcntDscnt(const IsaVersion &Version, unsigned LoadcntDscnt)
std::optional< unsigned > getInlineEncodingV2I16(uint32_t Literal)
unsigned getRegBitWidth(const TargetRegisterClass &RC)
Get the size in bits of a register from the register class RC.
static unsigned encodeStorecntDscnt(const IsaVersion &Version, unsigned Storecnt, unsigned Dscnt)
bool isGFX1250(const MCSubtargetInfo &STI)
const MIMGBaseOpcodeInfo * getMIMGBaseOpcode(unsigned Opc)
bool isVI(const MCSubtargetInfo &STI)
bool isTensorStore(unsigned Opc)
bool getMUBUFIsBufferInv(unsigned Opc)
bool supportsScaleOffset(const MCInstrInfo &MII, unsigned Opcode)
MCRegister mc2PseudoReg(MCRegister Reg)
Convert hardware register Reg to a pseudo register.
std::optional< unsigned > getInlineEncodingV2BF16(uint32_t Literal)
static int encodeCustomOperand(const CustomOperandVal *Opr, int Size, const StringRef Name, int64_t InputVal, unsigned &UsedOprMask, const MCSubtargetInfo &STI)
unsigned hasKernargPreload(const MCSubtargetInfo &STI)
bool supportsWGP(const MCSubtargetInfo &STI)
bool isCI(const MCSubtargetInfo &STI)
unsigned encodeLgkmcnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Lgkmcnt)
bool getVOP2IsSingle(unsigned Opc)
bool getMAIIsDGEMM(unsigned Opc)
Returns true if MAI operation is a double precision GEMM.
LLVM_READONLY const MIMGBaseOpcodeInfo * getMIMGBaseOpcodeInfo(unsigned BaseOpcode)
unsigned getCompletionActionImplicitArgPosition(unsigned CodeObjectVersion)
SmallVector< unsigned > getIntegerVecAttribute(const Function &F, StringRef Name, unsigned Size, unsigned DefaultVal)
bool isGFX1250Plus(const MCSubtargetInfo &STI)
int getMaskedMIMGOp(unsigned Opc, unsigned NewChannels)
bool isNotGFX12Plus(const MCSubtargetInfo &STI)
bool getMTBUFHasVAddr(unsigned Opc)
unsigned decodeVmcnt(const IsaVersion &Version, unsigned Waitcnt)
uint8_t getELFABIVersion(const Triple &T, unsigned CodeObjectVersion)
std::pair< unsigned, unsigned > getIntegerPairAttribute(const Function &F, StringRef Name, std::pair< unsigned, unsigned > Default, bool OnlyFirstRequired)
unsigned getLoadcntBitMask(const IsaVersion &Version)
bool isInlinableLiteralI16(int32_t Literal, bool HasInv2Pi)
bool hasVOPD(const MCSubtargetInfo &STI)
int getVOPDFull(unsigned OpX, unsigned OpY, unsigned EncodingFamily, bool VOPD3)
static unsigned encodeDscnt(const IsaVersion &Version, unsigned Waitcnt, unsigned Dscnt)
bool isInlinableLiteral64(int64_t Literal, bool HasInv2Pi)
Is this literal inlinable.
const MFMA_F8F6F4_Info * getMFMA_F8F6F4_WithFormatArgs(unsigned CBSZ, unsigned BLGP, unsigned F8F8Opcode)
unsigned getMultigridSyncArgImplicitArgPosition(unsigned CodeObjectVersion)
bool isGFX9_GFX10_GFX11(const MCSubtargetInfo &STI)
bool isGFX9_GFX10(const MCSubtargetInfo &STI)
int getMUBUFElements(unsigned Opc)
static unsigned encodeLoadcntDscnt(const IsaVersion &Version, unsigned Loadcnt, unsigned Dscnt)
const GcnBufferFormatInfo * getGcnBufferFormatInfo(uint8_t BitsPerComp, uint8_t NumComponents, uint8_t NumFormat, const MCSubtargetInfo &STI)
unsigned mapWMMA3AddrTo2AddrOpcode(unsigned Opc)
bool isPermlane16(unsigned Opc)
bool getMUBUFHasSrsrc(unsigned Opc)
unsigned getDscntBitMask(const IsaVersion &Version)
bool hasAny64BitVGPROperands(const MCInstrDesc &OpDesc, const MCInstrInfo &MII, const MCSubtargetInfo &ST)
constexpr std::underlying_type_t< E > Mask()
Get a bitmask with 1s in all places up to the high-order bit of E's largest value.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
@ AMDGPU_CS
Used for Mesa/AMDPAL compute shaders.
@ AMDGPU_VS
Used for Mesa vertex shaders, or AMDPAL last shader stage before rasterization (vertex shader if tess...
@ AMDGPU_KERNEL
Used for AMDGPU code object kernels.
@ AMDGPU_Gfx
Used for AMD graphics targets.
@ AMDGPU_CS_ChainPreserve
Used on AMDGPUs to give the middle-end more control over argument placement.
@ AMDGPU_HS
Used for Mesa/AMDPAL hull shaders (= tessellation control shaders).
@ AMDGPU_GS
Used for Mesa/AMDPAL geometry shaders.
@ AMDGPU_CS_Chain
Used on AMDGPUs to give the middle-end more control over argument placement.
@ AMDGPU_PS
Used for Mesa/AMDPAL pixel shaders.
@ SPIR_KERNEL
Used for SPIR kernel functions.
@ AMDGPU_ES
Used for AMDPAL shader stage before geometry shader if geometry is in use.
@ AMDGPU_LS
Used for AMDPAL vertex shader if tessellation is in use.
@ C
The default llvm calling convention, compatible with C.
@ ELFABIVERSION_AMDGPU_HSA_V4
@ ELFABIVERSION_AMDGPU_HSA_V5
@ ELFABIVERSION_AMDGPU_HSA_V6
initializer< Ty > init(const Ty &Val)
std::enable_if_t< detail::IsValidPointer< X, Y >::value, X * > extract_or_null(Y &&MD)
Extract a Value from Metadata, allowing null.
std::enable_if_t< detail::IsValidPointer< X, Y >::value, X * > extract(Y &&MD)
Extract a Value from Metadata.
This is an optimization pass for GlobalISel generic memory operations.
@ Low
Lower the current thread's priority such that it does not affect foreground tasks significantly.
constexpr T rotr(T V, int R)
bool all_of(R &&range, UnaryPredicate P)
Provide wrappers to std::all_of which take ranges instead of having to pass begin/end explicitly.
constexpr bool isInt(int64_t x)
Checks if an integer fits into the given bit width.
auto enum_seq(EnumT Begin, EnumT End)
Iterate over an enum type from Begin up to - but not including - End.
testing::Matcher< const detail::ErrorHolder & > Failed()
constexpr T alignDown(U Value, V Align, W Skew=0)
Returns the largest unsigned integer less than or equal to Value and is Skew mod Align.
std::string utostr(uint64_t X, bool isNeg=false)
constexpr auto equal_to(T &&Arg)
Functor variant of std::equal_to that can be used as a UnaryPredicate in functional algorithms like a...
FunctionAddr VTableAddr uintptr_t uintptr_t Version
constexpr uint32_t Hi_32(uint64_t Value)
Return the high 32 bits of a 64 bit value.
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
constexpr uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
constexpr bool isUInt(uint64_t x)
Checks if an unsigned integer fits into the given bit width.
constexpr uint32_t Lo_32(uint64_t Value)
Return the low 32 bits of a 64 bit value.
LLVM_ABI raw_fd_ostream & errs()
This returns a reference to a raw_ostream for standard error.
constexpr T divideCeil(U Numerator, V Denominator)
Returns the integer ceil(Numerator / Denominator).
To bit_cast(const From &from) noexcept
DWARFExpression::Operation Op
raw_ostream & operator<<(raw_ostream &OS, const APFixedPoint &FX)
constexpr int countr_zero_constexpr(T Val)
Count number of 0's from the least significant bit to the most stopping at the first 1.
constexpr T maskTrailingOnes(unsigned N)
Create a bitmask with the N right-most bits set to 1, and all other bits set to 0.
@ AlwaysUniform
The result values are always uniform.
@ Default
The result values are uniform if and only if all operands are uniform.
AMD Kernel Code Object (amd_kernel_code_t).
uint16_t amd_machine_version_major
uint16_t amd_machine_kind
uint16_t amd_machine_version_stepping
uint8_t private_segment_alignment
int64_t kernel_code_entry_byte_offset
uint32_t amd_kernel_code_version_major
uint16_t amd_machine_version_minor
uint8_t group_segment_alignment
uint8_t kernarg_segment_alignment
uint32_t amd_kernel_code_version_minor
uint64_t compute_pgm_resource_registers
static std::tuple< typename Fields::ValueType... > decode(uint64_t Encoded)
Instruction set architecture version.